Claims
- 1. A system comprising:
- an address bus;
- a data bus;
- a microprocessor coupled to the address and the data bus; and
- a nonvolatile memory device coupled to the address and the data bus, wherein the memory device is formed on a semiconductor chip which is separate from the microprocessor,
- wherein the memory device includes:
- a plurality of storage MOSFETs storing information as threshold voltages, the threshold voltages of the plurality of storage MOSFETs being changed from a first range toward a second range by erase operations;
- a control circuit which performs a first control operation to execute the erase operations and to execute a verify operation for verifying whether or not the threshold voltages of the storage MOSFETs are in the second range after the erase operations,
- wherein the control circuit performs a second control operation to execute the erase operations again to the storage MOSFETs if it is detected, in the verify operation, that the threshold voltages of the storage MOSFETs are not in the second range, and
- wherein the first and second control operations are carried out by the control circuit without further control of the control circuit by the microprocessor; and
- an output circuit which outputs information relating to a result of the verify operations in response to a signal from the microprocessor.
- 2. A system according to claim 1,
- wherein the memory device further comprises:
- address terminals coupled to the address bus; and
- data terminals which receive data stored in the storage MOSFETs indicated by address signals supplied to the address terminals,
- wherein the information is outputted via the data terminals.
- 3. A system according to claim 1,
- wherein the signal from the microprocessor is a combination of control signals from the microprocessor.
- 4. A system according to claim 1,
- wherein the memory device is uncoupled from the data bus while executing the erase operations and the verify operations.
- 5. A system according to claim 1,
- wherein the plurality of storage MOSFETs each includes:
- a pair of semiconductor regions,
- a floating electrode extended over a region between the pair of semiconductor regions via an oxide film; and
- a control electrode formed over the floating electrode via an oxide film.
- 6. A system comprising:
- an address bus;
- a data bus;
- a microprocessor coupled to the address and the data bus; and
- a nonvolatile memory device coupled to the address and the data bus, wherein the memory device is formed on a semiconductor chip which is separate from the microprocessor,
- wherein the memory device includes:
- a plurality of storage elements storing information as threshold voltages, the threshold voltages of the plurality of storage elements being changed from a first range toward a second range by erase operations; and
- a controller in the memory device which is responsive to a signal from the microprocessor to perform a first control operation to execute the erase operations, to execute a verify operation for verifying whether or not the threshold voltages of the storage elements are in the second range after the erase operations, and to output information relating to a result of the verify operation to the microprocessor,
- wherein the controller performs a second control operation to execute the erase operations again to the storage elements if it is detected, in the verify operation, that the threshold voltages of the storage elements are not in the second range, and
- wherein the first and second control operations are carried out by the controller without further control of the controller by the microprocessor.
- 7. A system according to claim 6,
- wherein the memory device further comprises:
- address terminals coupled to the address bus; and
- data terminals which receive data stored in the storage elements indicated by address signals supplied to the address terminals,
- wherein the information is outputted via the data terminals.
- 8. A system according to claim 6,
- wherein the signal from the microprocessor is a combination of control signals from the microprocessor.
- 9. A system according to claim 6,
- wherein the memory device is uncoupled from the data bus while executing the erase operations and the verify operations.
Priority Claims (5)
Number |
Date |
Country |
Kind |
1-27271 |
Feb 1989 |
JPX |
|
1-210262 |
Aug 1989 |
JPX |
|
1-243603 |
Sep 1989 |
JPX |
|
1-317477 |
Dec 1989 |
JPX |
|
2-13614 |
Jan 1990 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/456,797, filed Jun. 1, 1995, now U.S. Pat. No. 5,781,476 which is a continuation of application Ser. No. 08/249,899, filed May 26, 1994 now U.S. Pat. No. 5,844,842; which is a (1) continuation-in-part application of application Ser. No. 08/144,500, filed Nov. 2, 1993 now abandoned; which is a continuation application of application Ser. No. 07/474,994, filed Feb. 5, 1990 now abandoned; and is (2) a continuation-in-part application of application Ser. No. 07/888,447, filed May 28, 1992 now abandoned; which is a continuation application of application Ser. No. 07/567,391, filed Aug. 14, 1990 now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (5)
Number |
Date |
Country |
62-45182 |
Feb 1987 |
JPX |
62-119796 |
Jun 1987 |
JPX |
63-29127 |
Nov 1988 |
JPX |
64-17299 |
Jan 1989 |
JPX |
2-10596 |
Jan 1990 |
JPX |
Continuations (4)
|
Number |
Date |
Country |
Parent |
456797 |
Jun 1995 |
|
Parent |
249899 |
May 1994 |
|
Parent |
474994 |
Feb 1990 |
|
Parent |
567391 |
Aug 1990 |
|
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
144500 |
Nov 1993 |
|
Parent |
888447 |
May 1992 |
|