Claims
- 1. A direct current offset correction system for use in an analog signal processing system, said offset correction system comprising:
comparator means for comparing polarity of signals from an analog signal channel and producing a binary output signal; digital accumulator means coupled to said comparator output signal for providing an accumulated average signal over a predetermined period of time; threshold window digital comparator means for determining whether said accumulated signal is within a defined threshold window of acceptable values; and correction means for applying a corrective current to said analog signal channel.
- 2. The offset correction system as claimed in claim 1, wherein said accumulator means receives a first clock signal.
- 3. The offset correction system as claimed in claim 2, wherein said window digital comparator means receives a second clock signal that is relatively slow compared to said first clock signal.
- 4. The offset correction system as claimed in claim 3, wherein said correction system further includes a divider for receiving said first clock signal and providing said second clock signal.
- 5. The offset correction system as claimed in claim 1, wherein said window digital comparator means includes a defined high threshold digital value and a defined low threshold digital value.
- 6. The offset correction system as claimed in claim 1, wherein said correction means includes a digital to analog converter.
- 7. A direct current offset correction system for use in an analog signal processing system, said offset correction system comprising:
comparator means for comparing polarity of signals from an analog signal channel and producing a comparator binary output signal; accumulator means coupled to said comparator output signal for providing an accumulated average signal over a predetermined period of time; reset means for resetting the accumulator means; and correction means for applying a corrective signal to said analog signal channel.
- 8. The offset correction system as claimed in claim 7, wherein said offset correction system further includes threshold window digital comparator means for determining whether said accumulated signal is within a defined window of acceptable values.
- 9. The offset correction system as claimed in claim 7, wherein said accumulator means receives a first clock signal.
- 10. The offset correction system as claimed in claim 8, wherein said threshold window comparator means receives a second clock signal that is relatively slow compared to said first clock signal.
- 11. A direct current offset correction system for use in an analog signal processing system, said offset correction system comprising:
comparator means for comparing polarity of signals from an analog signal channel and producing a comparator output signal responsive to a clock signal from a first clock; accumulator means coupled to said comparator output signal for providing an accumulated average signal over a predetermined period of time; threshold window comparator means coupled to a second clock signal that is relatively slow compared to said first clock signal, said window comparator means for determining whether said accumulated signal is within a defined threshold window of acceptable values; and correction means for applying a corrective signal to said analog signal channel.
- 12. The offset correction system as claimed in claim 11, wherein said accumulator means is reset responsive to said second clock signal.
- 13. The offset correction system as claimed in claim 11, wherein said first clock signal has a frequency of at least twice a maximum signal bandwidth of the analog channel.
- 14. A method of correcting for direct current offset in an analog signal processing system, said method comprising the steps of:
a) receiving analog signals in an analog signal channel; b) comparing each of said analog signals with a reference to determine whether a direct current offset exists and producing a comparator output signal; c) accumulating a sum of comparator output signals over a predetermined period of time to determine an accumulated value; and d) applying a correction signal to the analog signal channel responsive to whether said accumulated value is outside of said window threshold.
- 15. The method of correcting for direct current offset as claimed in claim 14, wherein said method further includes the step of providing a first clock signal at a first frequency and a second clock signal at a second frequency that is lower than said first frequency.
- 16. The method of correcting for direct current offset as claimed in claim 14, wherein said method further includes the step of resetting an accumulator.
- 17. The method of correcting for direct current offset as claimed in claim 15, wherein said method further includes the step of dividing said first clock signal to provide said second clock signal.
- 18. The method of correcting for direct current offset as claimed in claim 15, wherein said first frequency is at least twice a maximum signal bandwidth of the analog channel.
- 19. The method of correcting for direct current offset as claimed in claim 15, wherein said first frequency is about 10 MHz and said second frequency is about 100 Hz.
- 20. The method of correcting for direct current offset as claimed in claim 15, wherein said step of determining whether the average comparator signal is outside of a threshold window of acceptable values is responsive to said second clock signal.
Parent Case Info
[0001] This application claims priority to U.S. Provisional Patent Application Ser. No. 60/342,223 filed Dec. 20, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60342223 |
Dec 2001 |
US |