The present disclosure relates generally to electronic displays and, more particularly, to compensating for voltage degradation in an electronic display with voltage-driven and/or current-driven pixels.
This section is intended to introduce the reader to various aspects of art that may be related to various aspects of the present disclosure, which are described and/or claimed below. This discussion is believed to be helpful in providing the reader with background information to facilitate a better understanding of the various aspects of the present disclosure. Accordingly, it should be understood that these statements are to be read in this light, and not as admissions of prior art.
Flat panel displays, such light emitting diode (LED) displays, are commonly used in a wide variety of electronic devices, including such consumer electronics as televisions, computers, and handheld devices (e.g., cellular telephones, audio and video players, gaming systems, and so forth). Such display panels typically provide a flat display in a relatively thin package that is suitable for use in a variety of electronic goods. In addition, such devices may use less power than comparable display technologies, making them suitable for use in battery-powered devices or in other contexts where it is desirable to minimize power usage.
LED displays typically include picture elements (e.g. pixels) arranged in a matrix to display an image that may be viewed by a user. Individual pixels of an LED display may generate light as current is applied to each pixel. Current may be applied to each pixel by programming a voltage to the pixel that is converted by circuitry of the pixel into the current. The circuitry of the pixel that converts the voltage into the current may include, for example, thin film transistors (TFTs). However, certain operating conditions, such as aging or temperature, may affect the amount of current applied to a pixel when applying a certain voltage.
Voltage degradation in pixels may occur due to at least aging. For example, at a first time, a first voltage may be applied to a diode of the pixel, such that a target current results at the diode and causes the diode to emit a light of a target brightness level. However, over time and use of the pixel, voltage degradation may occur. That is, a second voltage different (e.g., greater) than the first voltage may be applied to the diode to result in the target current and cause the diode to emit the light of the target brightness level.
A summary of certain embodiments disclosed herein is set forth below. It should be understood that these aspects are presented merely to provide the reader with a brief summary of these certain embodiments and that these aspects are not intended to limit the scope of this disclosure. Indeed, this disclosure may encompass a variety of aspects that may not be set forth below.
The present disclosure relates to compensating for voltage degradation in an electronic display with voltage-driven and/or current-driven pixels. The disclosure may be used in connection with a variety of self-emissive electronic displays, including, for example, light emitting diode (LED) displays, such as organic light emitting diode (OLED) displays, active matrix organic light emitting diode (AMOLED) displays, or micro LED (μLED) displays. Individual pixels of an LED display may generate light based at least in part on a current applied to each pixel. The current may be applied to each pixel by programming a voltage to the pixel, which may be converted in the pixel into the current that is applied to the pixel. The conversion of the voltage into current may be regulated by circuitry that includes, for example, thin film transistors (TFTs). Since the behavior of the circuitry of the pixels may change over time from aging of the pixels, non-uniform temperature gradients, or other factors, the voltages applied to the pixels across the display may be adjusted to compensate for these variations, thereby improving image quality by reducing visible image artifacts due to pixel non-uniformity. The non-uniformity of pixels in a display may vary between devices of the same type (e.g., two similar phones, tablets, wearable devices, or the like), may vary over time and usage (e.g., due to aging and/or degradation of the pixels or other components of the display), and/or may vary with respect to temperatures, as well as in response to additional factors, such as electromagnetic interference (EMI) from other electronic components.
To improve display panel uniformity, adaptive correction or compensation of the display may be employed using behavior observed on a “reference array” of the display. The reference array may be adjacent to or part of an active array or area of the display that is hidden from view (e.g., at an edge of the display that is covered by a housing of the display). As such, the pixels of the reference array may have characteristics similar to the pixels of the viewable part or the active area of the display, but may not be visible when activated. Because the reference array may be used mostly for pixel testing, however, the pixels of the reference array may be operated much less often than the pixels in the visible part or active array of the display. As such, the pixels of the reference array may be considered to have experienced substantially no aging in comparison to the rest of the pixels of the display. The behavior of the pixels of the reference array thus may provide a baseline behavior that would be expected for pixels of the visible part or active array of the display without aging effects.
Accordingly, measurements of the behavior of the reference array of the display may be used to determine a baseline current-voltage relationship of the pixels of the main active area. The measurements may be obtained based at least in part on a power supply voltage level and capture gamma tap points for each brightness setting of the display based at least in part on the current-voltage curve. The reference array may be used to determine the current-voltage relationship when temperature at the display changes (e.g., when compared to a certain threshold). In another example, processing circuitry coupled to the display may drive a pixel of an active array based at least in part on a current-voltage relationship of the pixel and a reference current-voltage relationship of a reference pixel of the reference array. In some cases, the processing circuitry may include a current-voltage compensation circuit that receives degradation ratios, an input voltage, and an input reference current, and outputs a compensation voltage. A digital-to-analog converter may then drive the pixel based at least in part on the compensation voltage.
Various refinements of the features noted above may be made in relation to various aspects of the present disclosure. Further features may also be incorporated in these various aspects as well. These refinements and additional features may be made individually or in any combination. For instance, various features discussed below in relation to one or more of the illustrated embodiments may be incorporated into any of the above-described aspects of the present disclosure alone or in any combination. The brief summary presented above is intended only to familiarize the reader with certain aspects and contexts of embodiments of the present disclosure without limitation to the claimed subject matter.
Various aspects of this disclosure may be better understood upon reading the following detailed description and upon reference to the drawings in which:
One or more specific embodiments will be described below. In an effort to provide a concise description of these embodiments, not all features of an actual implementation are described in the specification. It should be appreciated that in the development of any such actual implementation, as in any engineering or design project, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which may vary from one implementation to another. Moreover, it should be appreciated that such a development effort might be complex and time consuming, but would nevertheless be a routine undertaking of design, fabrication, and manufacture for those of ordinary skill having the benefit of this disclosure.
When introducing elements of various embodiments of the present disclosure, the articles “a,” “an,” and “the” are intended to mean that there are one or more of the elements. The terms “comprising,” “including,” and “having” are intended to be inclusive and mean that there may be additional elements other than the listed elements. Additionally, it should be understood that references to “one embodiment” or “an embodiment” of the present disclosure are not intended to be interpreted as excluding the existence of additional embodiments that also incorporate the recited features. Furthermore, the phrase A “based on” B is intended to mean that A is at least partially based on B. Moreover, the term “or” is intended to be inclusive (e.g., logical OR) and not exclusive (e.g., logical XOR). In other words, the phrase A “or” B is intended to mean A, B, or both A and B.
Electronic displays are ubiquitous in modern electronic devices. As electronic displays gain ever-higher resolutions and dynamic range capabilities, image quality has increasingly grown in value. In general, electronic displays contain numerous picture elements, or “pixels,” that are programmed with image data. Each pixel emits a particular amount of light based at least in part on the image data. By programming different pixels with different image data, graphical content including images, videos, and text can be displayed.
Display panel sensing allows for operational properties of pixels of an electronic display to be identified to improve the performance of the electronic display. For example, variations in temperature and pixel aging (among other things) across the electronic display cause pixels in different locations on the display to behave differently. Indeed, the same image data programmed on different pixels of the display could appear to be different due to the variations in temperature and pixel aging. For example, a pixel emits an amount of light, gamma, or gray level based at least in part on an amount of current supplied to a diode (e.g., an LED) of the pixel. For voltage-driven pixels, a target voltage may be applied to the pixel to cause a target current to be applied to the diode (e.g., as expressed by a current-voltage relationship or curve) to emit a target gamma value. Variations may affect a pixel by, for example, changing the resulting current that is applied to the diode when applying the target voltage. Without appropriate compensation, these variations could produce undesirable visual artifacts.
Accordingly, the techniques and systems described below may be used to compensate for operational variations across the display using a reference array having control circuitry that determines a current-voltage relationship based at least in part on a power supply voltage level and captures gamma tap points for each brightness setting of the display based at least in part on the current-voltage curve. The reference array control circuitry may determine the current-voltage relationship when temperature at the display changes (e.g., when compared to a certain threshold). Additionally, processing circuitry coupled to the display may drive a pixel of an active array based at least in part on a current-voltage relationship of the pixel and a reference current-voltage relationship of a reference pixel of the reference array. Moreover, the processing circuitry may include a current-voltage compensation circuit configured that receives degradation ratios, an input voltage, and an input reference current, and outputs a compensation voltage. A digital-to-analog converter may then drive the pixel based at least in part on the compensation voltage.
With this in mind, a block diagram of an electronic device 10 is shown in
The electronic device 10 shown in
The processor core complex 12 may carry out a variety of operations of the electronic device 10, such as causing the electronic display 18 to perform display panel sensing and using the feedback to adjust image data for display on the electronic display 18. The processor core complex 12 may include any suitable data processing circuitry to perform these operations, such as one or more microprocessors, one or more application specific processors (ASICs), or one or more programmable logic devices (PLDs). In some cases, the processor core complex 12 may execute programs or instructions (e.g., an operating system or application program) stored on a suitable article of manufacture, such as the local memory 14 and/or the main memory storage device 16. In addition to instructions for the processor core complex 12, the local memory 14 and/or the main memory storage device 16 may also store data to be processed by the processor core complex 12. By way of example, the local memory 14 may include random access memory (RAM) and the main memory storage device 16 may include read only memory (ROM), rewritable non-volatile memory such as flash memory, hard drives, optical discs, or the like.
The electronic display 18 may display image frames, such as a graphical user interface (GUI) for an operating system or an application interface, still images, or video content. The processor core complex 12 may supply at least some of the image frames. The electronic display 18 may be a self-emissive display, such as an organic light emitting diodes (OLED) display, a micro-LED display, a micro-OLED type display, or a liquid crystal display (LCD) illuminated by a backlight. In some embodiments, the electronic display 18 may include a touch screen, which may allow users to interact with a user interface of the electronic device 10. The electronic display 18 may employ display panel sensing to identify operational variations of the electronic display 18. This may allow the processor core complex 12 to adjust image data that is sent to the electronic display 18 to compensate for these variations, thereby improving the quality of the image frames appearing on the electronic display 18.
The input structures 22 of the electronic device 10 may enable a user to interact with the electronic device 10 (e.g., pressing a button to increase or decrease a volume level). The I/O interface 24 may enable electronic device 10 to interface with various other electronic devices, as may the network interface 26. The network interface 26 may include, for example, interfaces for a personal area network (PAN), such as a Bluetooth network, for a local area network (LAN) or wireless local area network (WLAN), such as an 802.11x Wi-Fi network, and/or for a wide area network (WAN), such as a cellular network. The network interface 26 may also include interfaces for, for example, broadband fixed wireless access networks (WiMAX), mobile broadband Wireless networks (mobile WiMAX), asynchronous digital subscriber lines (e.g., ADSL, VDSL), digital video broadcasting-terrestrial (DVB-T) and its extension DVB Handheld (DVB-H), ultra wideband (UWB), alternating current (AC) power lines, and so forth. The power source 28 may include any suitable source of power, such as a rechargeable lithium polymer (Li-poly) battery and/or an alternating current (AC) power converter.
In certain embodiments, the electronic device 10 may take the form of a computer, a portable electronic device, a wearable electronic device, or other type of electronic device. Such computers may include computers that are generally portable (such as laptop, notebook, and tablet computers) as well as computers that are generally used in one place (such as conventional desktop computers, workstations and/or servers). In certain embodiments, the electronic device 10 in the form of a computer may be a model of a MacBook®, MacBook® Pro, MacBook Air®, iMac®, Mac® mini, or Mac Pro® available from Apple Inc. By way of example, the electronic device 10, taking the form of a notebook computer 10A, is illustrated in
User input structures 22, in combination with the electronic display 18, may allow a user to control the handheld device 10B. For example, the input structures 22 may activate or deactivate the handheld device 10B, navigate user interface to a home screen, a user-configurable application screen, and/or activate a voice-recognition feature of the handheld device 10B. Other input structures 22 may provide volume control, or may toggle between vibrate and ring modes. The input structures 22 may also include a microphone may obtain a user's voice for various voice-related features, and a speaker may enable audio playback and/or certain phone capabilities. The input structures 22 may also include a headphone input may provide a connection to external speakers and/or headphones.
Turning to
Similarly,
As illustrated, the system 50 includes aging/temperature determination circuitry 56 that may determine or facilitate determining the non-uniformity of the pixels in the display 18 due to, for example, aging and/or degradation of the pixels or other components of the display 18. The aging/temperature determination circuitry 56 that may also determine or facilitate determining the non-uniformity of the pixels in the display 18 due to, for example, temperature.
The image correction circuitry 52 may send the image data 54 (for which the non-uniformity of the pixels in the display 18 have or have not been compensated for by the image correction circuitry 52) to analog-to-digital converter 58 of a driver integrated circuit 60 of the display 18. The analog-to-digital converter 58 may digitize the image data 54 when it is in an analog format. The driver integrated circuit 60 may send signals across gate lines of a display panel 61 to cause a row of pixels of an active array 62 of the display panel 61, including a pixel 63, to become activated and programmable, at which point the driver integrated circuit 60 may transmit the image data 54 across data lines to program the pixels, including the pixel 63, to display a particular gray level (e.g., individual pixel brightness). By supplying different pixels of different colors with the image data 54 to display different gray levels, full-color images may be programmed into the pixels of the active array 62 of the display panel 61.
The driver integrated circuit 60 may also send signals across gate lines to cause a row of pixels of a reference array 64 of the display panel 61, including pixel 65, to become activated and programmable. The reference array 64 may not be visible to a user of the electronic device 10. For example, the reference array 64 may be covered by an opaque structure or material (e.g., black material) that blocks sight of the reference array 64 from view. In some embodiments, the reference array 64 may wrap around an edge or back side of the electronic device 10 such that it is hidden from view. The driver integrated circuit 60 may also include a sensing analog front end (AFE) 66 to perform analog sensing of the response of the pixels to data input (e.g., the image data 54). In some embodiments, the AFE 66 may be used for sensing in both the active array 62 and the reference array 64. In alternative or additional embodiments, there may be at least a first AFE used for sensing in the active array 62 and at least a second AFE used for sensing in the reference array 64.
The processor core complex 12 may also send sense control signals 68 to cause the display 18 to perform display panel sensing. In response, the display 18 may send display sense feedback 70 that represents digital information relating to the operational variations of the display 18. The display sense feedback 70 may be input to the aging/temperature determination circuitry 56, and take any suitable form. Output of the aging/temperature determination circuitry 56 may take any suitable form and be converted by the image correction circuitry 52 into a compensation value that, when applied to the image data 54, appropriately compensates for operational changes of the display 18 (e.g., resulting in operational non-uniformity, or global changes to the display 18). This may result in greater fidelity of the image data 54, reducing or eliminating visual artifacts that would otherwise occur due to the operational variations of the display 18. In some embodiments, the processor core complex 12 may be part of the driver integrated circuit 60, and as such, be part of the display 18.
The display 18 senses (process block 82) operational variations of the display 18 itself. In particular, the processor core complex 12 may send one or more instructions (e.g., sense control signals 68) to the display 18. The instructions may cause the display 18 to perform display panel sensing. The operational variations may include any suitable variations that induce non-uniformity in the display 18, such as process non-uniformity temperature gradients, aging of the display 18, and the like.
The processor core complex 12 then adjusts (process block 84) the display 18 based at least in part on the operational variations. For example, the processor core complex 12 may receive display sense feedback 70 that represents digital information relating to the operational variations from the display 18 in response to receiving the sense control signals 68. The display sense feedback 70 may be input to the aging/temperature determination circuitry 56, and take any suitable form. Output of the aging/temperature determination circuitry 56 may take any suitable form and be converted by the image correction circuitry 52 into a compensation value. For example, processor core complex 12 may apply the compensation value to the image data 54, which may then be sent to the display 18. In this manner, the processor core complex 12 may at least partially perform the method 80 to increase performance of the display 18 (e.g., by reducing visible anomalies).
The pixels 65 (and 63) described above may be voltage-driven pixels, such that the pixels are controlled by adjusting voltage inputs that are converted in the pixels 63 and 65 into currents, and/or current-driven pixels. That is, the pixels 63 and 65 may not be controlled by directly adjusting a current input. Instead, the pixels 63 and 65 may be controlled by indirectly adjusting the current input by providing some particular voltage values to the pixels 63 and 65 and allowing the current to be generated in the pixels 63 and 65 from the input voltage. Indeed, the luminance of each pixel 65 is directly related to the current provided to the pixel 65. The current provided to each pixel 65 is dependent on the voltage inputs to the pixel 65, and operational variations, such as temperature, may vary the current provided to the pixel 65 for a set of voltage inputs. As such, more accurately capturing or sensing a current-voltage relationship (expressed as a curve) for each pixel 65 enables the pixels 63, 65 to more accurately display the image data 54. In additional or alternative embodiments, the pixels 63 and 65 may be controlled by directly adjusting the current input.
Thus, the reference array 64 may be used to more accurately sense the current-voltage relationship for each pixel 65. In some embodiments, control circuitry of the reference array 64 may control a power supply (e.g., an ELVSS power supply coupled to a source of a thin film transistor (TFT) of the pixel 65) voltage level or current level to maintain a particular luminance setting. The reference array control circuitry may generate a current-voltage curve based at least in part on the power supply voltage level and capture gamma tap points based at least in part on the current-voltage curve. The reference array control circuitry may perform gray tracking or gamma correction on the gamma tap points and program the gamma tap points into a gamma digital-to-analog converter (DAC).
The reference array control circuitry may more accurately sense the current-voltage relationship for each pixel 65 by having an ELVSS power supply separate from an ELVSS power supply for the active array 62. Additionally, in some but not necessarily all embodiments, the reference array control circuitry may use a fixed ELVSS voltage level or current level (which may be set at a certain temperature) over the entire range of brightness settings, instead of sensing, generating, and using an ELVSS voltage level or current level for each brightness setting. A sensing circuit of the reference array 64 may apply a voltage to sense a current across a diode of the pixel 65 (e.g., force voltage sense current) to determine a set of current and voltage values, which may be used to determine a current-voltage relationship or curve associated with the ELVSS voltage level. In this manner, the reference array control circuitry may enable adjusting its ELVSS power supply 86 without affecting emission of the active array. Additionally, the reference array 64 may enable quicker, almost instantaneous brightness adjustment (instead of having to performing a sensing operation prior to each brightness adjustment).
The reference array subsystem 73 may also include the reference array control circuitry 89 coupled to the pixel 65. The reference array control circuitry 89 may include any suitable circuitry used to control the reference array 64, such as processing circuitry, sensing circuitry 87, and the like. In some embodiments, the reference array control circuitry 89 may include control circuitry external to the reference array 64, such as control circuitry of the active array 62, the processor core complex 12, and the like. The reference array sensing circuitry 87 may enable sensing of operational parameters of the reference array 64, such as voltage measurements, current measurements, and the like. The reference array sensing circuitry 87 may include any suitable circuitry used to sense operational parameters of the reference array 64, such as voltage sensors, current sensors, and the like. In some embodiments, the reference array sensing circuitry 87 may be external to the reference array control circuitry 89. In some cases, the reference array control circuitry 89 may be part of the driver integrated circuitry 60 shown in
Similarly, the active array subsystem 71 may also include control circuitry 85 coupled to the pixel 63 used to control the active array 62. The active array control circuitry 85 may include any suitable circuitry used to control the active array 62, such as processing circuitry, sensing circuitry 83, and the like. For example, as illustrated, the active array control circuitry 85 may include current step limiter circuitry 72 that may limit current compensation values used to compensate for voltage degradation in the electronic display 18. In particular, the current step limiter circuitry 72 may be used to limit the current compensation values below a visibility threshold (e.g., such that a viewer of the display 18 may not perceive the change in current values due to compensating for the voltage degradation). In alternative or additional embodiments, the reference array control circuitry 89 may include the current step limiter circuitry 72. In some embodiments, the active array control circuitry 85 may include control circuitry external to the active array 62, such as the reference array control circuitry 89, the processor core complex 12, and the like. The active array sensing circuitry 83 may enable sensing of operational parameters of the active array 62, such as voltage measurements, current measurements, and the like. The active array sensing circuitry 83 may include any suitable circuitry used to sense operational parameters of the active array 62, such as voltage sensors, current sensors, and the like. In some embodiments, the active array sensing circuitry 83 may be external to the active array control circuitry 85. In some cases, the active array control circuitry 85 may be part of the driver integrated circuitry 60 shown in
For a certain brightness range 100, the brightness control scheme 90 may use the analog brightness control scheme 94 to control the brightness of a pixel 65 by adjusting current 102 to the pixel 65, while maintaining a constant duty cycle or pulse width 104 of a corresponding voltage (e.g., of a data signal that results in the current 102) input to the pixel 65. The certain brightness range 100 may be within a data voltage domain. Advantageously, using the analog brightness control scheme 94 may result in slower aging of the pixel 65. For a lower brightness range 101 (when compared to the certain brightness range 100), the brightness control scheme 90 may use the digital brightness control scheme 92 to maintain a constant current 106 while adjusting the duty cycle or pulse width 108 of the corresponding voltage input to the pixel 65 to control the brightness of the pixel 65. Advantageously, the digital brightness control scheme 92 may use a smaller current range (when compared to the analog brightness control scheme 94) and results in lower bias power usage. In this manner, the range of the operation current 103 may be relaxed so that the current 103 may be controlled for low grade current levels.
Certain electronic displays may adjust an ELVSS voltage level to control the brightness setting. However, when the ELVSS voltage level is adjusted, the current-voltage relationship for each pixel 65 may change. As such, each time the brightness setting changes (as a result of adjusting the ELVSS voltage level), certain electronic displays may sense or rescan the current-voltage relationship (which may be expressed and stored as a curve) for each pixel 65 (both at the new brightness settings and at one or more intermediate brightness settings to prevent changes visible to the eye). As a result, changing the brightness setting for these electronic displays may be inefficient and slow (e.g., on the scale of tens of seconds).
To avoid this time-consuming process, the reference array 64 of
Once the current-voltage curve 110 has been captured or realized, for any brightness setting, data may be generated from the current-voltage curve 110 to update the associated gamma value instantaneously. As such, the electronic display's response to a change in brightness setting may be substantially improved by avoiding rescanning a new current-voltage relationship or curve.
The interpolation technique used may be any suitable technique that expresses the set of current and voltage values as a curve, such as log space spline, linear spline, exponential, and the like. The pixel current may include a range of many (e.g., 6-8) orders of magnitude, and the set of current and voltage values may include a limited number (e.g., 5-14) of current and voltage value pairs. Log space spline interpolation is an example of a suitably effective interpolation technique for gamma generation from a few value pairs. In particular, using log space spline interpolation results in reasonably small error (e.g., 0-12%, 8-10%, and the like) over various temperatures. For example, the interpolation may be expressed as:
Equation 1 may enable interpolating 8 to 10 set of current and voltage value pairs to provide each gray voltage (G1-G255) across the brightness settings of a pixel 65.
In some embodiments, a second power supply (e.g., an ELVDD power supply coupled to a drain of the TFT of the pixel 65) may be adjusted to increase power savings. The ELVSS power supply may supply diode current (to the LED) of the pixel 65, but not bias current to the pixel 65. However, the ELVDD power supply may supply both diode current and bias current to the pixel 65. As such, maintaining a constant ELVSS voltage level with supplying a variable ELVDD voltage level to the pixel 65 (such that the current to the pixel 65 provided by the ELVDD power supply may be decreased) may enable power savings when operating the pixel 65.
The reference array control circuitry 89 may determine (decision block 132) whether there is a temperature change. The temperature change may be a result of changes in ambient temperature, operating the electronic device 10, and the like. In some embodiments, the reference array control circuitry 89 may determine that there is a temperature change by comparing the temperature change to a threshold temperature change.
If there is not a temperature change, the reference array control circuitry 89 may return to decision block 132. If there is a temperature change, the reference array control circuitry 89 may set or determine (process block 134) the ELVSS voltage level. In particular, the reference array control circuitry 89 may iterate through a series of different ELVSS voltage levels until a target current is provided to the pixel 65 via a target voltage. For example, the ELVSS voltage level may be set such that a peak current (e.g., 1255, corresponding to a peak gray level of G255) for a target brightness setting (e.g., a peak brightness setting, 150 nits, or the like) is provided using a target voltage (e.g., V255).
The reference array control circuitry 89 may determine (process block 136) a set of current and voltage values associated with the ELVSS voltage level. Specifically, the reference array control circuitry 89 may measure a number (e.g., 6-14) of current values provided to the LED of the pixel 65 based at least in part on the voltages (e.g., VData) provided to the pixel 65.
The reference array control circuitry 89 may then generate (process block 138) a current-voltage relationship or curve 110 based at least in part on the set of current and voltage values. That is, the reference array control circuitry 89 may interpolate and/or extrapolate the current-voltage relationship or curve 110 using the set of current and voltage values. In some embodiments, the log space spline interpolation technique may be used.
The reference array control circuitry 89 may determine a portion of the current-voltage relationship or curve 110 for one or more brightness settings of the pixel 65. Based at least in part on the portion of the current-voltage curve 110, the reference array control circuitry 89 may determine (process block 140) a set of gamma tap points. In some embodiments, the set of gamma tap points may be mapped to and used to generate respective gray levels.
The reference array control circuitry 89 may then perform (process block 142) gray tracking or gamma correction on the gamma tap points using an integrated circuit, such as a system on a chip (SoC) and/or the processor core complex 12. For example, the image correction circuitry 52 of the processor core complex 12 may perform the gray tracking or gamma correction on the gamma tap points.
The active array 64 may (process block 144) display image data based at least in part on the gamma tap points. In particular, the active array 64 may display gray levels of the image data using data voltages corresponding to the gray levels as provided or defined by the gamma tap points. In some embodiments, the current step limiter circuitry 72 of the active array control circuitry 85 may limit current compensation values used to provide the data voltages. In particular, the current step limiter circuitry 72 may be used to limit the current compensation values that provide the data voltages below a visibility threshold. The visibility threshold may correspond to a current value change that a viewer of the display 18 may not perceive when applied to the data voltages (as compared to displaying the gray levels of the image data using the data voltages prior to applying the current compensation values). In this manner, the viewer may not notice the applied compensation, improving the overall viewing experience of the display 18.
The method 130 may then be repeated if there is another temperature change. In this manner, the reference array control circuitry 89 may compensate for voltage degradation in the electronic display 18.
Comparison circuitry 160 then compares the digital current signal 158 to a reference current (IRef) 162 to generate a difference signal 164 associated with a difference between the digital current signal 158 to the reference current (IRef) 162. The reference current (IRef) 162 may be the current (e.g., I255) associated with a target data voltage used to generate a target gray level (e.g., a peak gray level of G255) at a target brightness setting (e.g., 150 nits) at, for example, a previous temperature at which the ELVSS voltage level was previously set (prior to the temperature change).
ELVSS voltage level search circuitry 166 may receive the difference signal 164 and determine an ELVSS voltage level that generates the reference current 162 (and thus the target gray level) at the target brightness setting when the target data voltage is applied. Any suitable search method may be used to determine the ELVSS voltage level, such as a binary search method, a step search method, and the like.
The ELVSS voltage level search circuitry 166 may generate a digital ELVSS voltage level signal 168, which may be received by a digital-to-analog converter (DAC) 170. The DAC 170 may convert the digital ELVSS voltage level signal 168 to an analog format, and send the result 172 to a buffer 174 to produce a buffered analog ELVSS voltage level signal 176. The buffered analog ELVSS voltage level signal 176 may be sent to the pixel 65 of the reference array 64 and/or the pixel 63 of the active array 62 to provide a new source voltage.
After the temperature change, the first current-voltage curve 190 moves to a second current-voltage curve 198, while the ELVSS voltage level remains at the first ELVSS voltage level 192. Because the first current-voltage curve 190 moves due to the temperature change, the data voltage levels change accordingly. In particular, the first VG1 194 moves to a second VG1′200, and the first VG255 196 moves to a second VG255′202.
A searching method may determine a second ELVSS voltage level 204 that may be used to generate a second current-voltage curve 206. However, as illustrated, when the target voltage of V255 196 is supplied, the resulting current is not the target current IG255 198 associated with producing the gray level G255. The searching method may determine a third ELVSS voltage level 208 that may be used to generate a third current-voltage curve 210. As with the second ELVSS voltage level 204, when the target voltage of V255 196 is supplied, the resulting current associated with the third ELVSS voltage level 208 is not the target current IG255 198. The searching method may also determine a fourth ELVSS voltage level (ELVSS′) 212 that may be used to generate a fourth current-voltage curve 214. As illustrated, when the target voltage of V255 196 is supplied, the resulting current associated with the fourth ELVSS voltage level 212 is the target current IG255 198. The search method may be any suitable search method, such as a binary search method, a step search method, and the like.
The reference array control circuitry 89 may receive (process block 222) a previous ELVSS voltage level. The previous ELVSS voltage level may have been set by the reference array control circuitry 89 for a previous temperature.
In some embodiments, the reference array control circuitry 89 may estimate a searching range based at least in part on a pixel's temperature characteristics. That is, the reference array control circuitry 89 may receive a temperature associated with the pixel 65, and estimate a voltage range that the ELVSS voltage level may be set to based at least in part on the temperature.
The reference array control circuitry 89 may then determine or sense (process block 224) a first diode current (e.g., current provided to the pixel 65). In particular, the first diode current may be a result of providing a target voltage level to the diode 156. The target voltage level may be a voltage that was supplied to the diode 156 that resulted in providing a target current level to the diode 156 at the previous temperature. In some embodiments, the target voltage level (e.g., V255) may result in providing a peak current level (e.g., I255) such that the diode 156 emits a peak gray level (e.g., G255).
The reference array control circuitry 89 may determine (decision block 226) whether the first diode current equals a target diode current (e.g., Iref 162). The comparison circuitry 160 may perform the determination. In some embodiments, the target diode current may be a peak current level (e.g., IG255) such that the diode 156 emits a peak gray level (e.g., G255).
If not, the reference array control circuitry 89 determines (process block 228) an ELVSS voltage level (e.g., ELVSS′ 212 as shown in
After the reference array control circuitry 89 determines the ELVSS voltage level in process block 228, or if the first diode current equals the target diode current in decision block 226, the reference array control circuitry 89 applies (process block 230) the ELVSS voltage level to the pixel 65. As such, the target diode current (e.g., a peak current level, I255) may be applied to the diode 156 (e.g., using the target voltage level (e.g., V255)), resulting in the diode 156 emitting a peak gray level (e.g., G255). In this manner, an ELVSS voltage level may be determined that provides a target current to a pixel 65 of the electronic display 18 after a temperature change (e.g., when a target voltage is supplied).
Once the ELVSS voltage level (e.g., ELVSS' 212 as shown in
The sense voltage Vsense 248 may be determined using a sense voltage generator 252.
A second portion of the current-voltage curve 270, from VG1 274 to VDBV2 278, may correspond to a second brightness setting. VG1 274 may be associated with a voltage producing the lowest gray level (G1) using the second brightness setting, and VDBV2 278 may be associated with a voltage producing the highest gray level (G255) using the second brightness setting. As an example, the second brightness setting may be 70 nits.
A third portion of the current-voltage curve 270, from VG1 274 to VDBV3 280 may correspond to a third brightness setting. VG1 274 may be associated with a voltage producing the lowest gray level (G1) using the third brightness setting, and VDBV3 280 may be associated with a voltage producing the highest gray level (G255) using the third brightness setting. As an example, the third brightness setting may be 90 nits.
A fourth portion of the current-voltage curve 270, from VG1 274 to VDBV4 282 may correspond to a fourth brightness setting. VG1 274 may be associated with a voltage producing the lowest gray level (G1) using the fourth brightness setting, and VDBV4 282 may be associated with a voltage producing the highest gray level (G255) using the fourth brightness setting. As an example, the fourth brightness setting may be 110 nits.
A fifth portion of the current-voltage curve 270, from VG1 274 to VDBV5 284 may correspond to a fifth brightness setting. VG1 274 may be associated with a voltage producing the lowest gray level (G1) using the fifth brightness setting, and VDBV5 284 may be associated with a voltage producing the highest gray level (G255) using the fifth brightness setting. As an example, the fifth brightness setting may be 130 nits.
A sixth portion of the current-voltage curve 270, from VG1 274 to VDBV6 286 may correspond to a sixth brightness setting. VG1 274 may be associated with a voltage producing the lowest gray level (G1) using the sixth brightness setting, and VDBV6 286 may be associated with a voltage producing the highest gray level (G255) using the sixth brightness setting. As an example, the sixth brightness setting may be 150 nits.
For example, a second gamma tap point 302 may be associated with a second gray level (e.g., G8) and include a second corresponding voltage 304. A third gamma tap point 306 may be associated with a third gray level (e.g., G18) and include a third corresponding voltage 308. A fourth gamma tap point 310 may be associated with a fourth gray level (e.g., G188) and include a fourth corresponding voltage 312. A fifth gamma tap point 314 may be associated with a fourth gray level (e.g., G231) and include a fifth corresponding voltage 316.
The reference array control circuitry 89 may similarly associate or map gamma tap points using other portions of the current-voltage curve 270 of
The reference array control circuitry 89 may receive or determine (process block 352) a set of gamma tap points. The set of gamma tap points may map data voltage values to gray levels. For example, the set of gamma tap points may be those identified in
The reference array control circuitry 89 may then convert (process block 354) a set of gray levels of the set of gamma tap points to a first set of voltage values. In particular, the reference array control circuitry 89 may receive, determine, and/or store the data voltage values corresponding to the gray levels. Because there are 255 gray levels (G1-G255), the reference array control circuitry 89 may receive, determine, and/or store 255 data voltage values. The same set of gray levels may be chosen for each brightness setting as the gamma tap points.
Specifically, a system on a chip (SoC) of the reference array 64 may perform this step instead of, for example, a gamma DAC, which may have greater interpolation error. This is because the gamma DAC may perform piecewise linear gamma level to voltage level conversion, whereas the SoC may calculate more accurate voltage levels because of the stored current-voltage curve (e.g., 270). For example,
As such, for each respective gray level of the set of gray levels, the reference array control circuitry 89 may determine (decision block 390) whether there is a linearly interpolated voltage level (as interpolated by the gamma DAC 362) associated with another gray level of the set of gray levels that is closer to a voltage level of the respective gray level provided by a current-voltage curve (stored in the SoC 360) than a linearly interpolated voltage level associated with the respective gray level. The current-voltage curve may be interpolated from a set of current and voltage values with various brightness settings (e.g., with more accuracy than linear interpolation).
If so, the reference array control circuitry 89 may map (process block 392) the linearly interpolated voltage level associated with the other gray level to the respective gray level to generate a second set of voltage values. If not, the reference array control circuitry 89 may map (process block 394) the linearly interpolated voltage level associated with the respective gray level to the respective gray level to generate the second set of voltage values.
The reference array control circuitry 89 may compensate (process block 396) for voltage degradation in the second set of voltage values. Voltage at various pixels, wires, connections, interconnections, buses, circuit components, and the like, may vary (e.g., increase or decrease) over time and normal operation. For example, the voltage degradation may be due to degradation of components over time and normal use in the active array 62. Any suitable voltage compensation technique may be used to compensate for the voltage degradation in the second set of voltage values.
The reference array control circuitry 89 may convert (process block 398) the second set of voltage values to the set of gray levels. If the reference array control circuitry 89 mapped (from process block 392) a linearly interpolated voltage level associated with another gray level to a respective gray level, then outputting the respective gray level may result in outputting the other gray level. That is, if the interpolated data voltage Vm,interp 380 (which corresponds to another gray level of Gm 382 on the interpolated line 370) was mapped to the gray level of Gn 374, then outputting Gn 374 may result in outputting Gm 382.
The reference array control circuitry 89 may then apply (process block 400) dither to the set of gray levels further reduce gray tracking or gamma error. Dither may be noise applied to the set of gray levels to randomize any quantization error, thus undesirable patterns, such as color banding in images. Any suitable form of dithering may be applied, such as 4 bit dithering. The reference array control circuitry 89 may program the resulting set of gray levels in the gamma DAC 362. The gamma DAC 362 may be programmed with a new set of gray levels (by repeating the method of 350) when the brightness setting of the pixel 65 changes. In this manner, the reference array control circuitry 89 may perform gray tracking or gamma correction on the gamma tap points of
To accurately sense current over a diode (e.g., 156) of a pixel 65, the reference array control circuitry 89 may decrease and/or cancel lateral leakage and/or bias currents of the pixel 65.
Referring back to
The ELVSS power supply may then provide an increased voltage 448 (e.g., approximately 3 V) to the two pixels 430, 432 that stops current from flowing across the diodes (e.g., LEDs) 444, 450 of the two pixels 430, 432, resulting in a leakage current I*lk 452 and a bias current I*bias 454. As such, sensing the current (e.g., I*sense 456) may result in a sum current of the two currents (I*sense=I*lk I*bias). In this manner, subtracting I*sense 456 from Isense 446 may result in a more accurate value for Idiode (e.g., Idiode=Isense−I*sense). It should be noted that the first technique of
The reference array control circuitry 89 may select (process block 522) a brightness setting of one or more pixels. For example, the reference array control circuitry 89 may select a maximum brightness setting (e.g., 150 nits, 750 nits, or the like) of the one or more pixels.
The reference array control circuitry 89 may then determine (process block 524) a peak current of the one or more pixels. In particular, the peak current may be associated with a current provided to the one or more pixels that results in displaying or emitting a gray level of 255. In some embodiments, the reference array control circuitry 89 may estimate the peak current, and perform optical measurements on the one or more pixels to determine if G255 is being emitted by the one or more pixels within a certain threshold. If not, the reference array control circuitry 89 may adjust the estimated peak current until G255 is emitted by the one or more pixels.
The reference array control circuitry 89 may determine (process block 526) a set of data voltages associated with a set of gray levels for each brightness setting based at least in part on the peak current. In particular, for each gray level (G1-G255) of each brightness setting, the reference array control circuitry 89 may estimate a data voltage that emits the gray level at the brightness setting, and perform optical measurements on the one or more pixels to determine if the gray level is being emitted by the one or more pixels within a certain threshold. The reference array control circuitry 89 may estimated the data voltage based at least in part on a current-voltage curve determined and/or stored by the reference array 64, and the peak current. In particular, the reference array control circuitry 89 may determine a portion of the current-voltage curve to associated with each brightness setting based at least in part on the peak current. If the gray level is not being emitted by the one or more pixels within the certain threshold, the reference array control circuitry 89 may adjust the estimated data voltage until the gray level is emitted by the one or more pixels. In this manner, the reference array 64 may be calibrated for better performance.
Additionally, when the temperature 550 of the electronic display 18 reaches a certain threshold 552, the reference array control circuitry 89 may change the ELVSS voltage value 542 (e.g., to ELVSS1) after a sensing operation 554. Because the ELVSS voltage supplies of the reference array 64 and the active array 62 are separated, the ELVSS power supply for the reference array 64 may be adjusted without affecting emission of the active array 62. The active array 62 may synchronize updating its gamma levels 548 (e.g., to the gamma levels associated with ELVSS1) with the reference array control circuitry 89 updating its ELVSS power supply 542. Similarly, the active array 62 may synchronize updating its ELVSS power supply level with the reference array control circuitry 89 updating its ELVSS power supply 542.
A pixel emits a degree of light, gamma, or gray level based at least in part on an amount of current supplied to a diode (e.g., an LED) of the pixel. For voltage-driven pixels, a target voltage may be applied to the pixel to cause a target current to be applied to the diode (e.g., as expressed by a current-voltage relationship or curve) to emit a target gamma value. Variations (e.g., due to temperature, aging of the pixel, and the like) may affect a pixel by, for example, changing the resulting current that is applied to the diode when applying the target voltage. These variations may be a result of degradation of the pixel, and may affect multiple pixels of a display, such that non-uniformity among the pixels may result in visual artifact without appropriate compensation.
Accurately sensing current across diodes may more accurately identify when variations are affecting pixels.
In some embodiments, the sensing circuitry 576 may perform a sensing operation periodically (e.g., approximately every two weeks) on the one or more pixels 574 of the active array 62. In additional or alternative embodiments, the sensing operation may be performed during an “off time” (e.g., when the electronic device 10 is not in active use, is plugged in and not in active use, during certain hours associated with inactivity, and the like). The reference array 64 may also include a digital-to-analog converter 577, one or more pixels 578, and sensing and/or prediction circuitry 579.
After a sensing operation is performed, a buffer 580 of a timing controller 581 may store results (e.g., current-voltage characteristics, values, measurements, and the like) of the sensing operation for a suitable period of time (e.g., approximately every two weeks). The timing controller 581 may be a component of the processor core complex 12, the display 18, or the electronic device 10. The result of the sensing operation may then be sent and stored in look-up tables 582 of the processor core complex 12 (e.g., a system on a chip). The look-up tables 582 may also store current-voltage characteristics, values, measurements, and the like, of the one or more pixels 578 of the reference array 64 (e.g., received from the sensing circuitry 579 of the reference array 64). A voltage comparator circuit 584 may determine, for the one or more pixels 574 of the active array 62, an amount of voltage to correct (based at least in part on previous results of sensing operations stored in the look-up tables 582 and the current-voltage characteristics of the pixels of the reference array 64). A current-voltage compensation circuit 586 may then generate a current-voltage curve (e.g., for the one or more pixels 574) based at least in part on the amounts of voltage to correct, and drive a respective pixel 574 via the digital-to-analog converter 572 based at least in part on the current-voltage curve. The arrows in
As illustrated, ΔV1 598 indicates a difference in data voltages according to the current-voltage curve 590 and the reference current-voltage curve 596 to generate a target current I1 602 at a diode of the pixel 574. Similarly, ΔV2 600 indicates a difference in data voltages according to the current-voltage curve 590 and the reference current-voltage curve 596 to generate a target current I2 604 at the diode.
The voltage comparator circuit 584 of the processor core complex 12 may generate each current-voltage curve 590 for each pixel I, J 628 of the active array and generate the reference current-voltage curve 596, and compare 630 a respective current-voltage curve 590 to the reference current-voltage curve 596. The voltage comparator circuit 584 may then determine, for each pixel 628, voltage differences 632 between a respective current-voltage curve 590 to the reference current-voltage curve 596 to correct. The current-voltage compensation circuit 586 may then generate a compensation current-voltage curve for each pixel 628 based at least in part on the voltage differences 632, and drive a respective pixel 628 via the digital-to-analog converter 572.
After sensing of the gamma information 642 and the current and voltage values of each pixel (e.g., 644, 646) is performed, the voltage comparator circuit 584 may generate voltage differences based at least in part on the gamma information 642 and the current and voltage values. The current-voltage compensation circuit 586 may then generate a set of data voltages 664 to compensate for the voltage differences, which may be applied to each pixel by one or more column drivers 666.
Additionally, temperature and/or brightness changes may enable global ELVSS power supply 668 adjustment, followed by gamma point sensing. As illustrated, the current and voltage sensing system 640 may be applied to different types of pixels, such as pixel 658. While the illustrated current and voltage sensing system 640 uses the ELVDD power supply to sense current and voltage values, it should be noted that using any suitable alternative or additional power supplies (e.g., ELVSS 662) is contemplated.
When sensing currents across diodes 670 (e.g., LEDs, OLEDs, and the like) in pixels 644, 646 of the active array 62 and/or pixels of the reference array 64, data retention may be inconsistent. In particular, when programming a pixel 644, 646, current may leak from a data voltage-providing gate or metal-oxide-semiconductor 672, which in turn may cause voltage leakage or drop in a storage capacitor 674. This may cause different amounts or averages of current across the diode 670 during operation of the pixel 644, 646 (e.g., when sensing current across a diode of the reference array 64, sensing current across the diode 670 of the pixel 644, 646 of the active array 64, and displaying image data using the diode 670 of the pixel 644, 646 of the active array 64), resulting in inconsistent data retention and thus affecting accurate current sensing of the pixel 644, 646 (e.g., across the diode 670).
Additionally, because of the close proximity of pixels (e.g., in the active array 62 and/or the reference array 64), attempting to sense or determine current in the pixel (or across the diode of the pixel) may include sensing or receiving current that leaks from one pixel to another (e.g., lateral leakage current). Moreover, bias currents may also be a source of error when sensing or determining current in the pixel.
To maintain data retention, a data voltage-providing gate or metal-oxide-semiconductor of each pixel of the reference array 64 may provide a data voltage while performing a sensing operation. Similarly, the data voltage-providing gate or metal-oxide-semiconductor (e.g., 672) of each pixel of the active array 62 may provide a data voltage while performing a sensing operation. The average current in pixels of the respective arrays may be similar. The difference between the average current in the pixels of the respective arrays may be determined, and be applied to normal operation (e.g., displaying image data) of the active array 62. In particular, the difference between the average current in the pixels of the respective arrays may be captured by optical calibration (e.g., by a manufacturer, in a factory manufacturing the display 18, or the like). The optical calibration may capture the difference between driving a pixel (e.g., of the active array 62) constantly and driving the pixel by sampling and holding (e.g., driving for a target time, such as 2 milliseconds, and allowing current from the pixel to leak).
2. Mitigating Lateral Leakage and/or Bias Current
Because of the close proximity of pixels and sub-pixels (e.g., in the active array 62 and/or the reference array 64), attempting to sense or determine current in the pixel or sub-pixel (or across a diode of the pixel or sub-pixel) may include sensing or receiving current that leaks from one pixel or sub-pixel to another (e.g., lateral leakage current).
When sensing current in a pixel or sub-pixel, surrounding pixels or sub-pixels may be turned off or programmed to zero. For example, when sensing current in the red sub-pixel 742, surrounding sub-pixels 744, 746 may be turned off. If the lateral leakage current from the red sub-pixel 742 is not mitigated or decreased, a voltage difference may result between an anode of the red sub-pixel 742 and anodes of the surrounding sub-pixels 744, 746. Because there may be a finite impedance between the red sub-pixel 742 and the surrounding sub-pixels 744, 746, there may be a leakage current from the anode the red sub-pixel 742 and the anodes of the surrounding sub-pixels 744, 746. Because current may be sensed from a “top” side 748 (e.g., from a top located power supply, such as an ELVDD power supply coupled to a drain of the TFT of the sub-pixel 742), the resulting sensed current may not only include the current across the diode of the sub-pixel 742, but also the leakage current.
The ELVSS power supply 780 may then provide an increased voltage 792 (e.g., approximately 3 V) to the two sub-pixels 742, 744, such that the diodes 790, 794 of the sub-pixels 744, 742 are reverse biased and current is stopped from flowing across the diodes 790, 794, resulting in a leakage current I*lk 796 and a bias current I*bias 798. As such, sensing the current (e.g., I*sense 800) may result in a sum current of the two currents (I*sense=I*lk+I*bias). In this manner, subtracting I*sense 800 from Isense 791 may result in a more accurate value for Idiode (e.g., Idiode=Isense−I*sense). The increased voltage 792 may be based at least in part on temperature and generated by control circuitry of the reference array 64. For example, the reference array control circuitry may generate the increased voltage 792 such that a maximum voltage applied to a pixel of the reference array 64, given the increased voltage 792, may achieve a target luminance. It should be noted that the second technique of
The processor core complex 12 supplies (process block 802) a first data voltage to a pixel. For example, as shown in
The processor core complex 12 supplies (process block 804) an operating ELVSS supply voltage or current level to the pixel and the adjacent pixels. For example, as shown in
The processor core complex 12 then determines (process block 805) a first current in the pixel. For example, as shown in
The processor core complex 12 supplies (process block 806) an increased ELVSS supply voltage or current level to the pixel and the adjacent pixels. For example, as shown in
The processor core complex 12 then determines (process block 807) a second current in the pixel. For example, as shown in
The processor core complex 12 then drives (process block 808) the pixel 742 based at least in part on the first current and the second current. For example, the processor core complex 12 may instruct the digital-to-analog converter 572 to drive the pixel 742 based at least in part on the first current and the second current. In particular, subtracting I*sense 800 from Isense 791 may result in a more accurate value for current across the diode, Idiode (e.g., Idiode=Isense−I*sense). The processor core complex 12 may store the current across the diode for the data voltage VData, the currents sensed across the diode for other data voltages, and the respective data voltages, in the buffer 580. After a certain amount of time (e.g., approximately two weeks), these current and voltage values may be sent from the buffer 580 to the look-up tables 582. The voltage comparator circuit 584 may generate a current-voltage curve for the pixel 744 based at least in part on the current and voltage values, and compare the current-voltage curve to another current-voltage curve generated by the reference array control circuitry. The voltage comparator circuit 584 may generate a set of voltage differences based at least in part on the comparison, and the current-voltage compensation circuit 586 may instruct the digital-analog converter 572 to drive the pixel 744 based at least in part on the set of voltage differences (to compensate for the set of voltage differences).
In some embodiments, the current step limiter circuitry 72 of the active array control circuitry 85 may limit current compensation values corresponding to the set of voltage differences. In particular, the current step limiter circuitry 72 may be used to limit the current compensation values that correspond to the set of voltage differences below a visibility threshold. The visibility threshold may correspond to a current value change that a viewer of the display 18 may not perceive when applied to driving the pixel 744 (as compared to driving the pixel 744 prior to applying the current compensation values). In this manner, the viewer may not notice the applied compensation, improving the overall viewing experience of the display 18.
For example, the current in the positive branch 864 may include respective leakage currents Ilk-L 828, Ilk-Y 830, Ilk-H 832, and Ilk-V 868, the bias current Ibias 834, and the diode current Idiode 836 (e.g., Ilk-L+Ilk-Y+Ilk-H+Ilk-V+Ibias+Idiode). The current in the negative branch 866 may include respective leakage currents Ilk-L′870, Ilk-Y′872, Ilk-H 832, and Ilk-V′874, and the bias current Ibias 834 (e.g., Ilk-L′+Ilk-Y′−Ilk-H+Ilk-V+Ibias). Passing the current in the positive branch 864 through the common mode amplifier 860 may result in canceling the common mode signal 876 (e.g., Ilk-L+Ilk-Y+Ilk-V+Ibias (Idiode+ΔIlk-L+ΔIlk-Y+ΔIlk-V)/2)) in the current in the positive branch 864 so that a remaining differential signal 878 (e.g., (Idiode+ΔIlk-L+ΔIlk-Y+ΔIlk-V)/2+Ilk-H) may be received at the sense amplifier 862. Similarly passing the current in the negative branch 866 through the common mode amplifier 860 may result in canceling the common mode signal 880 (e.g., Ilk-L+Ilk-Y+Ilk-V+Ibias+(Idiode ΔIlk-L+ΔIlk-Y+ΔIlk-V)/2)) in the current in the negative branch 866 so that a remaining differential signal 882 (e.g., (Idiode+ΔIlk-L++ΔIlk-V)/2−Ilk-H) may be received at the sense amplifier 862. As a result, the total current 884 received at the sense amplifier 862 via the differential signals 878 and 882 may be Idiode+ΔIlk-L+ΔIlk-Y+ΔIlk-V+2*Ilk-H.
As illustrated, the pixels 810, 812 in the circuit diagrams of
In embodiments in which the pixel includes a topmost current source 912 (on side of the data voltage VData 913 line) and a bottommost current source 914 (on the other or opposite side of the data voltage VData 913 line), such as with the Class AB-amplifier pixel 911 (or a Class B-amplifier pixel), the circuit diagrams of
For example, a diode 917 of one Class AB-amplifier pixel 911 may be forced off by providing a low (e.g., 0 V) data voltage 913 to the diode 917, such that current across that diode 917 is zero. As such, the current I1 918 across the respective pixel 911 may include the noise from the respective current source 912, but not the current across the diode 917. A diode 919 of the other Class AB-amplifier pixel 911 may be operative, such that current across that diode 919 is non-zero. As such, the current I2 920 across the respective pixel 911 may include both the current across the diode 919 as well as the noise from the respective current source 914. Subtracting the current I1 918 from the current I2 920 may provide an accurate measurement or estimation of the current across the diode 919. Indeed, in some embodiments, reducing or mitigating noise from the current sources 912, 914 in this manner may extend signal-to-noise ratio in current supplied from the current sources 912, 914 by 20-70 decibels (e.g., up to 55 decibels) per pixel.
Advantageously, the current in the Class AB-amplifier pixels 911 may be accurately sensed by the sense amplifiers 915, 916, even when bias conditions change in the Class AB-amplifier pixels 911, such as when power supplied by the ELVSS power supply 921 changes. Moreover, outputs of the sense amplifiers 915, 916 may be added at inputs of existing analog-to-digital converters (e.g., 152), without adding additional analog-to-digital converters 152 to the circuitry.
However, because of non-ideal differences between pixels 911, such as manufacturing imperfections, in some cases, subtracting the current I1 918 across a first pixel 911 from the current I2 920 across a second pixel 911 may not provide an accurate measurement or estimation of the current across the diode 919. Indeed, even though two pixels 911 may be supplied the same amount of voltage, the current values across the respective diodes 917, 919 may be different. As such, subtracting the current I1 918 across a first pixel 911 from the current I2 920 across a second pixel 911 may yield, not only the current across the diode 919, but also an additional current value due to the non-ideal differences between pixels 911, which may be referred to as a bias mismatch current (between the two pixels 911).
Thus, to accurately determine the current across the diode 919, the bias mismatch current may be subtracted from the difference between the current I1 918 across a first pixel 911 from the current I2 920 across a second pixel 911.
The processor core complex 12 disables (process block 1522) signal current in the two pixels 1500. For example, the processor core complex 12 may push cutout voltages, such as voltage supplied by the ELVSS power supply 1504, to high. As such, no current may flow through the diodes 1506.
The processor core complex 12 then determines (process block 1524) bias mismatch current between the two pixels 1500. In particular, the processor core complex 12 may configure the circuit shown in
The processor core complex 12 enables (process block 1526) the signal current at a pixel 911. In particular, the processor core complex 12 may enable the signal current at a respective pixel 911 for which current across the corresponding diode 1506 is desired to be determined. As such, the processor core complex 12 may pull the cutout voltages, such as the voltage supplied by the ELVSS power supply 1504, to low.
The processor core complex 12 then determines (process block 1528) a difference between current through the pixels 911. That is, the processor core complex 12 may determine a current 1512 through the pixel 911 having the diode 1506 for which the signal current is provided from process block 1526 and a current 1514 through the pixel 911 having a diode 1506 for which a signal current is not provided. For example, the processor core complex 12 may determine the currents 1512, 1514 by measuring current at output capacitors 1516. The processor core complex 12 may then determine a difference between these two currents 1512, 1514. The difference may thus include both a desired current across the diode 1506 of the pixel 911 as well as the bias mismatch current.
The processor core complex 12 extracts (process block 1530) the bias mismatch current from the difference between current through the pixels 911. That is, the processor core complex 12 may subtract the bias mismatch current from the difference between current through the pixels 911. The remaining current is thus the current across the diode 1506 of the pixel 911. In this manner, the method 1520 and the circuit diagram of
As discussed with reference to
For certain pixels (e.g., the Class A-amplifier pixel 910 shown in
The lateral leakage currents may be accounted for or subtracted away if the VDD and VSS lines for leaking paths (e.g., the neighboring sub-pixels of the sub-pixel being sensed) are combined.
When sensing current of a pixel 911, the multiplexers 1564 may connect those power routing lines 1560 that supply the VDD/VSS signals to sub-pixels that may receive leakage current. For example, in the example circuit diagram of
Similarly, in the example circuit diagram of
As illustrated, each sensing operation 938, 940 may take approximately 2 milliseconds, and two pairs of current-voltage values may be sensed per pixel 922 (or sub-pixel). The timing diagram also illustrates timing of correlated double sampling 942, source amplifier offset cancellation 944, and lateral leakage and bias current cancellation 946.
The sensing operation may be performed periodically (e.g., approximately every two weeks) and/or based at least in part on certain conditions. The look-up tables 582 of the processor core complex 12 may be updated based at least in part on the sensing results, and applied to display 18 to be used until the next sensing operation. It should be noted that sensing of all pixels 922, 923 or sub-pixels may be performed in a target time. A number of analog front end channels performing sensing operations may be dependent on the target time. For example, assuming a number of sub-pixels to be sensed is 7,875,000, and a time to sense the number of sub-pixels is 4200 minutes, the number of analog front end channels to perform sensing in 30 minutes may be 140. To perform the sensing in 90 minutes, the number of analog front end channels may be 50.
Performing the sensing operation in less time may result in less chance of the sensing operation being interrupted (e.g., by activating or using the device 10). Because temperature may change when the sensing operation is continued after the interruption (e.g., at the next off-time for the device 10), interrupted sensing operations may be less accurate and more prone to error. However, because the resolution of the display 18 may be high, driving the pixels of the display 18 at a target refresh rate may use a large amount of bandwidth. Similarly, driving the pixels of the display 18 may consume a large amount of power and implementing the sensing scheme for a high resolution display 18 may be complex. As such, in some embodiments, the pixels may be grouped and a representative pixel of the grouped pixels may be sensed, rather than each individual pixel of the group.
In some embodiments, different groupings may be used based at least in part on location of the pixels of the groupings. For example, in a more likely focused (e.g., by a viewer) portion of the display 18, such as near the center of the display 18, pixels 950 may be sensed individually or via smaller groups, such as the 2×2 configuration 952. In a less likely focused portion of the display 18, such as near the periphery or border of the display 18, pixels 950 may be sensed via larger groups, such as the 4×4 configuration 954. As such, even fewer pixels 950 may be sensed in each sensing operation, further reducing power consumption, bandwidth usage, and complexity during the sensing operation. Despite
While current sensing has been discussed as being performed from a “top” side (e.g., from a top located power supply, such as an ELVDD power supply coupled to a drain of the TFT of a pixel) as shown by element 748 of
After the sensing circuitry 576 of
Any suitable method may be used by the voltage comparator circuit 584 to generate the current-voltage curve for each pixel, such as a delta-based model or an interpolation-based model.
The graph also includes two pairs of sensed current-voltage values 996, 998 received from the sensing circuitry 576 for the pixel. The voltage comparator circuit 584 may determine a first voltage difference or delta value 1000 between a voltage of the first pair of sensed current-voltage values 996 at a corresponding current 1002 and a reference voltage of the reference current-voltage curve 994 at the corresponding current 1002. The voltage comparator circuit 584 may also determine a second voltage difference or delta value 1004 between a voltage of the second pair of sensed current-voltage values 998 at a corresponding current 1006 and a reference voltage of the reference current-voltage curve 994 at the corresponding current 1006.
Using the delta-based model 992, the voltage comparator circuit 584 may then determine a linear relationship between the first voltage difference 1000 and the second voltage difference 1004, and apply the linear relationship to the reference current-voltage curve 994 to reconstruct the current-voltage curve 990. The current-voltage compensation circuit 586 may then instruct the digital-to-analog converter 572 to compensate for voltage degradation as provided and based at least in part on the current-voltage curve 990. For example, the current-voltage compensation circuit 586 may determine a set of voltage differences (e.g., including the first voltage difference 1000 and the second voltage difference 1004) between the current-voltage curve 990 and the reference current-voltage curve 994, and increase data voltages or currents for the pixel at corresponding current values based at least in part on the set of voltage differences.
In some embodiments, a linear relationship may not accurately model the current-voltage curve for each pixel. For example, certain materials used to make the display 18 may cause the relationship of the current-voltage curve for each pixel to tend to be nonlinear. As such, the voltage comparator circuit 584 may use an interpolation-based model to generate the current-voltage curve for each pixel.
In some embodiments, the aged current-voltage curve 1026 may be generated for each batch of displays manufactured (e.g., by or at the manufacturer). In alternative or additional embodiments, the aged current-voltage curve 1026 may be generated for each display 18. For example, the digital-to-analog converter 572 may stress one or more pixels of a less active and/or less focused (e.g., by a user) area of the display 18 over a period of time, such as along the periphery or border of the display 18 and generate the aged current-voltage curve 1026 based at least in part on the stressed one or more pixels. The aged current-voltage curve 1026 may be stored in any suitable storage device, such as the local memory 14, the main memory storage device 16, or the like.
The graph includes two pairs of sensed current-voltage values 1028, 1030 received from the sensing circuitry 576 for the pixel. The voltage comparator circuit 584 may determine a first difference d1 1032 between a current of the first pair of sensed current-voltage values 1028 at a corresponding voltage 1034 and a current of the reference current-voltage curve 1024 at the corresponding voltage 1034. The voltage comparator circuit 584 may also determine a first total difference D1 1036 between the current of the reference current-voltage curve 1024 at the corresponding voltage 1034 and a current of the aged current-voltage curve 1026 at the corresponding voltage 1034. The voltage comparator circuit 584 may then determine a first degradation ratio r1 between the first difference 1032 and the first total difference 1036 (e.g., r1=d1/D1).
The voltage comparator circuit 584 may also determines a second difference d2 1038 between a current of the second pair of sensed current-voltage values 1030 at a corresponding voltage 1040 and a current of the reference current-voltage curve 1024 at the corresponding voltage 1040. The voltage comparator circuit 584 may also determine a second total difference D2 1042 between the current of the reference current-voltage curve 1024 at the corresponding voltage 1040 and a current of the aged current-voltage curve 1026 at the corresponding voltage 1040. The voltage comparator circuit 584 may then determine a second degradation ratio r2 between the second difference 1038 and the second total difference 1042 (e.g., r2=d2/D2).
Using the interpolation-based model 1022, the voltage comparator circuit 584 may then determine a linear relationship between the first ratio and the second ratio, and apply the linear relationship to the reference current-voltage curve 1024 to reconstruct the current-voltage curve 1020. The current-voltage compensation circuit 586 may then instruct the digital-to-analog converter 572 to compensate for voltage degradation as provided and based at least in part on the current-voltage curve 1020. For example, the current-voltage compensation circuit 586 may determine a set of voltage differences between the current-voltage curve 1020 and the reference current-voltage curve 1024, and increase data voltages or currents for the pixel at corresponding current values based at least in part on the set of voltage differences.
Reconstructing the current-voltage curve using the degradation ratios, rather than linear voltage differences, may reduce or remove dependency of the current-voltage relationship on the material of the display 18 and/or temperature. That is, typically, sensing is performed with lower temperature because the device 10 is inactive, while applying compensation based at least in part on sensing results is performed with higher temperature because the device is active. Because using the degradation ratios is more universally applicable (e.g., as opposed to using the linear voltage differences), the interpolation-based reconstruction of the current-voltage curve may be more accurate. This is at least in part because the current-voltage curve of a pixel appears to have voltage degrade linearly when expressed using the degradation ratios.
The current-voltage compensation circuit 586 receives (process block 1044) a set of reference current-voltage values. The set of reference current-voltage values may be received from the reference array control circuitry of, and may include any suitable number (e.g. eight pairs) of reference current-voltage values. The current-voltage compensation circuit 586 then generates (process block 1045) a reference current-voltage curve 1024 based at least in part on the set of reference current-voltage values.
The current-voltage compensation circuit 586 receives (process block 1046) an aged current-voltage curve 1026. In some embodiments, the current-voltage compensation circuit 586 may receive a set of aged current-voltage values from the sensing circuitry 576 and/or any suitable storage device or mechanism, such as the local memory 14, the main memory storage device 16, the look-up tables 582, or the like. The current-voltage compensation circuit 586 may then generate the aged current-voltage curve 1026 based at least in part on the set of aged current-voltage values.
The current-voltage compensation circuit 586 then receives (process block 1047) a set of degraded current-voltage values for a pixel. The set of degraded current-voltage values may be received from the sensing circuitry 576 and be degraded due to the pixel being in operation for a period of time.
The current-voltage compensation circuit 586 determines (process block 1048) a set of degradation ratios based at least in part on the set of degraded current-voltage values, the reference current-voltage curve 1024, and the aged current-voltage curve 1026. In particular, for each degraded current-voltage value of the set of degraded current-voltage values, the current-voltage compensation circuit 586 may determine a difference d 1032 between a current of a respective degraded current-voltage value 1028 at a corresponding voltage 1034 and a current of the reference current-voltage curve 1024 at the corresponding voltage 1034. The voltage comparator circuit 584 may also determine a total difference D 1036 between the current of the reference current-voltage curve 1024 at the corresponding voltage 1034 and a current of the aged current-voltage curve 1026 at the corresponding voltage 1034. The voltage comparator circuit 584 may then determine a degradation ratio r between the first difference 1032 and the first total difference 1036 (e.g., r=d/D).
The current-voltage compensation circuit 586 generates (process block 1049) a degraded current-voltage curve 1020 based at least in part on the set of degradation ratios. In particular, the voltage comparator circuit 584 may then determine a linear relationship between the set of degradation ratios and apply the linear relationship to the reference current-voltage curve 1024 to reconstruct the degraded current-voltage curve 1020. The current-voltage compensation circuit 586 may then drive (process block 1050) or instruct the digital-to-analog converter 572 to drive the pixel 574 based at least in part on the degraded current-voltage curve 1020. For example, the current-voltage compensation circuit 586 may determine a set of voltage differences between the current-voltage curve 1020 and the reference current-voltage curve 1024, and increase data voltages or currents for the pixel at corresponding current values based at least in part on the set of voltage differences.
In some embodiments, the current step limiter circuitry 72 of the active array control circuitry 85 may limit current compensation values corresponding to the set of voltage differences. In particular, the current step limiter circuitry 72 may be used to limit the current compensation values that correspond to the set of voltage differences below a visibility threshold. The visibility threshold may correspond to a current value change that a viewer of the display 18 may not perceive when applied to driving the pixel 574 (as compared to driving the pixel 574 prior to applying the current compensation values). In this manner, the viewer may not notice the applied compensation, improving the overall viewing experience of the display 18.
The degradation ratios r1 1052, r2 1054 for each pixel may be saved in any suitable storage device or mechanism, such as the local memory 14, the main memory storage device 16, the look-up tables 582, or the like. The input voltage Vin 1056 may be received from a gamma-to-voltage converter 1060 based at least in part on an input gamma or gray level Gin 1062. The input gamma Gin 1062 may be a target gamma intended to be displayed by a pixel, and the input voltage Vin 1056 may be the data voltage corresponding to producing the input gamma Gin 1062 prior to compensation. The input current Tin 1058 may be received from a reference array look-up table 1064, which may store data voltages and corresponding pixel currents of one or pixels of the reference array 64. The reference array look-up table 1064 may be part of the look-up tables 582, and be based at least in part on the input voltage Vin 1056. In particular, the input current Iin 1058 may be a resulting current produced by a pixel of the reference array 64 when a data voltage of the input voltage Vin 1056 is provided to the pixel.
The current-voltage compensation circuit 586 may output Vout 1066 based at least in part on the inputs, which may correspond to a compensated data voltage to produce the input current Iin 1058 at the pixel based at least in part on a current-voltage curve generated (e.g., interpolated) using the degradation ratios r1 1052, r2 1054. The output voltage Vout 1066 may be converted by the voltage-to-gamma converter 1068 to a gamma value Gout 1070, which may be sent to the digital-to-analog converter 572 to drive the pixel 574. Driving the pixel 574 to emit the gamma value Gout 1070 may result in the pixel 574 actually emitting approximately the input gamma value Gin 1062, thus compensating for current-voltage degradation in the pixel 574.
The current-voltage compensation circuit 586 receives (process block 1112) a set of degradation ratios. A set of degradation ratios (e.g., 1052, 1054) may be received for each pixel, and may be stored in any suitable storage device or mechanism, such as the local memory 14, the main memory storage device 16, the look-up tables 582, or the like.
The current-voltage compensation circuit 586 then extrapolates (process block 1114) a set of extrapolated degradation ratios based at least in part on the set of degradation ratios. For example, the current-voltage compensation circuit 586 may generate or extrapolate a linear relationship 1080 (e.g., with respect to voltage) based at least in part on the set of degradation ratios. The current-voltage compensation circuit 586 may then determine or extrapolate the set of extrapolated degradation ratios or tap points 1082 based at least in part on the linear relationship 1080.
The current-voltage compensation circuit 586 may convert (process block 1116) the set of extrapolated degradation ratios to a set of extrapolated current-voltage values. In particular, the current-voltage relationship of an extrapolated degradation ratio may be expressed as I(Vx)=ITO(Vx)−rxDx, where ITO is the reference current-voltage curve 1024, rx is the degradation ratio at data voltage x, and Dx is the current difference between the reference current-voltage curve 1024 and the aged current-voltage curve 1026 at the data voltage x.
The current-voltage compensation circuit 586 may receive (process block 1118) an input reference current. The input current Iin 1058 may be received from a reference array look-up table, which may be part of the look-up tables 582, and be based at least in part on the input voltage Vin 1056. In particular, the input current Iin 1058 may be a resulting current produced by a pixel of the reference array 64 when a data voltage of the input voltage Vin 1056 is provided to the pixel.
The current-voltage compensation circuit 586 may determine (process block 1120) a first extrapolated current-voltage value with a current less than the input reference current. The current-voltage compensation circuit 586 may also determine (process block 1122) a second extrapolated current-voltage value with a current greater than the input reference current.
The current-voltage compensation circuit 586 may then generate (process block 1124) an extrapolated current-voltage curve based at least in part on the first extrapolated current-voltage value and the second extrapolated current-voltage value. For example,
The current-voltage compensation circuit 586 may determine (process block 1126) a compensation voltage or current based at least in part on the extrapolated current-voltage curve and the input reference current. The current-voltage compensation circuit 586 may determine the compensation voltage (e.g., the output voltage Vout 1066) or current as given by the extrapolated current-voltage curve 1096 at the input reference current (e.g., Iin 1058).
The current-voltage compensation circuit 586 may then drive (process block 1128) or instruct the digital-to-analog converter 572 to drive a pixel (e.g., 574) using the compensation voltage or current. The compensation voltage or current may enable the digital-to-analog converter 572 to approximately supply the input reference current (e.g., Iin 1058) to the pixel, thus emitting a gamma closer to the input gamma 1062 (when compared to operation without compensation). In this manner, the method 1110 may compensate for current-voltage degradation in the pixel.
In some embodiments, the current step limiter circuitry 72 of the active array control circuitry 85 may limit the compensation current or the current corresponding to the compensation voltage. In particular, the current step limiter circuitry 72 may be used to limit the compensation current or the current corresponding to the compensation voltage below a visibility threshold. The visibility threshold may correspond to a current value change that a viewer of the display 18 may not perceive when applied to driving the pixel 574 (as compared to driving the pixel 574 prior to applying the compensation current or the current corresponding to the compensation voltage). In this manner, the viewer may not notice the applied compensation, improving the overall viewing experience of the display 18.
The specific embodiments described above have been shown by way of example, and it should be understood that these embodiments may be susceptible to various modifications and alternative forms. It should be further understood that the claims are not intended to be limited to the particular forms disclosed, but rather to cover all modifications, equivalents, and alternatives falling within the spirit and scope of this disclosure.
The techniques presented and claimed herein are referenced and applied to material objects and concrete examples of a practical nature that demonstrably improve the present technical field and, as such, are not abstract, intangible or purely theoretical. Further, if any claims appended to the end of this specification contain one or more elements designated as “means for [perform]ing [a function] . . . ” or “step for [perform]ing [a function] . . . ”, it is intended that such elements are to be interpreted under 35 U.S.C. 112(f). However, for any claims containing elements designated in any other manner, it is intended that such elements are not to be interpreted under 35 U.S.C. 112(f).
This application claims priority to U.S. Provisional Patent Application No. 62/561,529, filed Sep. 21, 2017, entitled “OLED Voltage Driver with Current-Voltage Compensation,” U.S. Provisional Patent Application No. 62/561,517, filed Sep. 21, 2017, entitled “OLED Voltage Driver with Current-Voltage Compensation,” U.S. Provisional Patent Application No. 62/561,508, filed Sep. 21, 2017, entitled “OLED Voltage Driver with Current-Voltage Compensation,” and U.S. patent application Ser. No. 16/132,322, filed Sep. 14, 2018, entitled “OLED Voltage Driver with Current-Voltage Compensation,” the contents of which are each incorporated by reference in their entireties for all purposes.
Number | Date | Country | |
---|---|---|---|
62561517 | Sep 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16132322 | Sep 2018 | US |
Child | 16893373 | US |