Claims
- 1. An integrated circuit structure, comprising:
- first, second and third pluralities of transistors of a first conductivity type;
- said first plurality of transistors having a first gate oxide thickness, a first channel doping profile, and a first drain extender doping profile;
- said second plurality of transistors having a second gate oxide thickness which is different from said first gate oxide thickness, a second channel doping profile which is different from said first channel doping profile, and a second drain extender doping profile which is different from said first drain extender doping profile;
- said third plurality of transistors having said second gate oxide thickness, said first channel doping profile and said first drain extender doping profile.
- 2. The integrated circuit of claim 1, wherein said second plurality and said third plurality of transistors are connected to receive a higher voltage than said first plurality of transistors.
- 3. The integrated circuit of claim 1, wherein said third plurality of transistors is part of an electrostatic discharge protection circuit.
- 4. The integrated circuit of claim 1, wherein said first, said second and said third pluralities of transistors all share the same doping profile for the main source/drain implant.
- 5. The integrated circuit of claim 1, wherein said first, said second and said third pluralities of transistors are NMOS.
- 6. The integrated circuit of claim 1, wherein said integrated circuit is a CMOS circuit.
Parent Case Info
This application claims priority under 35 USC .sctn.119 (e)(1) of provisional application number 60/081,119, filed Apr. 8, 1998.
US Referenced Citations (10)
Non-Patent Literature Citations (1)
Entry |
Duvvury, et al. "ESD: A Pervasive Reliability Concern for IC Technologies", Proceedings of the IEEE, vol. 81, No. 5, May 1993, pp. 690-702. |