Claims
- 1. A fabrication method for an integrated circuit, comprising the steps of:
- (a.) fabricating a first plurality of NMOS transistors with a first gate oxide thickness, a first channel doping profile, and a first drain extender doping profile;
- (b.) fabricating a second plurality of NMOS transistors with a second gate oxide thickness, a second channel doping profile, and a second drain extender doping profile;
- (c.) fabricating a third plurality of NMOS transistors with said second gate oxide thickness, said first channel doping profile and said first drain extender doping profile.
- 2. The method of claim 1, further comprising the steps of:
- (d.) connecting said first plurality of transistors to a first voltage;
- (e.) connecting said second plurality and said third plurality of transistors to a second voltage which is higher than said first voltage.
- 3. The method of claim 1, wherein said first, said second, and said third pluralities of transistors have identical profiles for a first main source/drain implants, a second main source/drain implants and a third main source/drain implants respectively.
- 4. The method of claim 1, wherein said first, said second and said third pluralities of transistors are NMOS.
- 5. The method of claim 1, wherein said integrated circuit is a CMOS circuit.
Parent Case Info
This application is a division of Ser. No. 09/281,189 filed Mar. 30, 1999 which claims benefit of Provisional No. 60/081,119 filed Apr. 8, 1998.
US Referenced Citations (16)
Non-Patent Literature Citations (1)
Entry |
Duvvury,et al. "ESD: A Pervasive Reliability Concern for IC Technologies", Proceedings of the IEEE, vol. 81, No. 5, May 1993, pp. 690-702. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
281189 |
Mar 1999 |
|