1. Field of the Invention
The invention relates to an on-chip inductor with trimmable inductance and a method for making such an inductor, which can be used for high frequency integrated circuits, and more particularly as an antenna used in RFID tags. The invention relates also to a method for adjusting the impedance of the inductor.
2. Description of the Related Art
On-chip antennas of RFID tags are normally conductive coils, the inductance of which need to be matched with the associated RFID tag. Particularly, the inductance of the antenna should have a value with which a resonance condition can be reached together with the capacitance constituted by the circuit to which it is connected, whereby optimum performance can be attained.
On-chip inductors used in RF integrated circuits (RFIC) also need accurate values for applications, e.g. in RF matching circuits and filter circuits. Since mass production cannot ensure exact inductance values, the required inductance value should be adjusted. Adjusting is generally provided by a gradual trimming of predetermined shunt paths provided in the inductive path. Such an adjustment has become very important in RF applications, particularly in high GHz frequency circuits.
Circuits of RFID tags with on-chip antennas and RFICs with on-chip inductors are widely fabricated with foundries' standard CMOS technology to achieve low cost. Therefore, to find a trimming method associated with the-state-of-art foundries' fabrication environment will be much helpful to design and manufacture RFID tags with on-chip antennas and RFICs. Such trimming should be carried out in a short time and with low costs.
In state-of-the-art solutions the inductors or inductive antennas are trimmed by changing the effective length of the inductive path of the device. U.S. Pat. No. 6,480,110 discloses a solution particularly for antennas used in RFID tags working at a relatively low frequency, e.g., 13.56 MHz, in which each antenna is designed and made on an insulating substrate, being generally a card, with several centimeters in size. The RFID tags' circuit dies are attached to the substrate and connected separately with the ports of the associated antenna. So, they cannot be regarded as RFID tags with on-chip antennas. If the method disclosed in the cited U.S. Pat. No. 6,480,110 would be applied to on-chip inductive antennas or on-chip inductors, it would be connected with certain technical problems. For example, as discussed in another prior art specification, namely in U.S. Pat. No. 6,369,684, the tunable metal wires in the centre region of the coil adversely influence the magnetic field generated by the coil. As a result, the losses increase and the quality coefficient Q of the inductance gets greatly decreased.
As disclosed in U.S. Pat. No. 6,369,684 an extra surface area is needed for the layout of tunable wire lines. The increased size increases costs when applied in chip-level implementations. If it is applied for on-chip inductors, the relevant compact model is complicated, which is not friendly to a circuit design environment.
To overcome the aforementioned drawbacks a trimming method for on-chip inductors is disclosed in US 2004/0063039, which is based on the principle of tuning the intrinsic capacitor between winding lines of a coil that forms the inductance. Here a method for trimming high frequency inductance of a passive component is disclosed, which includes the steps of forming a first dielectric layer on an insulation substrate, forming an inductance pattern (coil) on the upper surface of the first dielectric layer, forming a second dielectric layer on the inductance pattern, and forming a spaced metal layer pattern on the upper surface of the second dielectric layer. In such a design the adjustment of the inductance value can be easily performed by laser trimming of the upper metal layer pattern. This trimming method has proven not sufficiently efficient and it can ensure a comparatively low adjustment range only. The design occupies a large surface area on the tuned inductors.
Accordingly, it is an object of the present invention to provide an on-chip inductor with trimmable inductance that can be applied to high frequency integrated passive devices, wherein the trimming can be carried out efficiently in a broad adjustment range.
Another object of the present invention is to provide a method to trim on-chip inductors and on-chip RFID tags' inductive antennas with in an effective way, which can also be carried out in CMOS interconnect process or CMOS compatible process or relevant chip packaging process.
A further object of the invention is to provide an efficient adjustment method by which the desired inductance can be set in a fast, accurate and easy way.
To achieve the above-mentioned objects it has been found that the range of adjustment will be noticeably higher if the spaced capacitive metal layer surfaces arranged above and partially covering (overlapping) the underlying adjacent winding lines are electrically connected at one of their end zones with one of the coil lines underneath. This connection will not decrease the quality coefficient of the inductance.
According to the invention an on-chip inductor with trimmable inductance has been provided that comprises:
In an embodiment of the invention, when the underlying structure is a CMOS structure, the on-chip inductor is formed in the top metal layer of a CMOS interconnect. In this case, the manufacturing costs can be reduced if the strip(s) and the connecting pad(s) are formed along with a CMOS pad process.
According to a further embodiment of the invention, the adjustment, that is the trimming of the inductance, can be carried out in an even easier and more accurate way if at least some of the strip(s) have different widths thus representing respective different capacitance values.
A possible field of application lies in the connection of the path to an RFID tag to form the antenna thereof.
According to the invention a method has also been suggested for providing a variable inductance of an on-chip inductor by trimming, that comprises the steps of:
forming a long electrically conductive path having several spaced lines on a substrate with a predetermined inductance to constitute an inductor and to act as a RF antenna;
forming a dielectric layer on the electrically conductive path;
forming at least one metal layer strip on the dielectric layer spaced from and partially covering at least two of the lines of the electrically conductive path underneath;
electrically connecting only one end of the strip with one of the lines underneath by a connecting pad through the dielectric layer; and
varying the inductance by reducing the strip capacitance by separating the strip in two parts.
According to an exemplary embodiment of the invention, a plurality of strips is provided in a spaced apart arrangement during the metal layer strip forming step, wherein the strips can have different widths.
In such cases during the inductance-varying step the strips with different widths are selectively chopped, whereby a coarse and fine adjustment can be realized.
According to a further aspect of the invention a method has been provided for adjusting the inductance of an on-chip inductor to a required value that comprises the steps of:
The adjustment will be faster if the method further comprises the steps of measuring the actual inductance value prior to each trimming step to determine the difference relative to the desired value and selecting the next strip to be trimmed depending on the so determined difference, wherein a greater difference in the inductance value is achieved by separating a wider strip and a smaller difference is achieved by separating a narrower strip.
This adjustment method can be carried out even if the strips on the dielectric layer are not connected electrically with any of the lines underneath, however, such a connection is preferable because it widens the range of adjustment by increasing the transformed capacitance.
The invention provides a simple solution to the problem to be solved, it perfectly fits to CMOS manufacturing technology and it can be built integrally together with the RFID circuit.
Features and advantages of the invention will be apparent from the following description of preferred embodiment, given for the purpose of disclosure and taken in conjunction with the accompanying drawings.
As shown in
In
L
eff=[image(1/Y(1,1))]/2πf
where, Y(1,1) comes from the Y-parameters of the network, which is a function of the actual values of the components in the network. It can be proven that the value of the inductance Leff increases when the capacitance of the variable capacitor 20 becomes greater.
As a practical example, when the structure underlying the on-chip inductor according to the invention is a CMOS structure, the coil 4 of the on-chip inductor can be realized in the top metal layer of interconnect in standard CMOS back end of line (BEOL). Therefore, the connecting pad 6 extending through the dielectric layer 3 and interconnecting the strip 5 and the coil line 4b, can be formed in association with the pads' open process in standard CMOS BEOL. Accordingly, the strip 5 can be fabricated along with the CMOS aluminum pads' manufacturing process. Hence, no extra process and mask is required for the implementation of the present invention.
The number of lines 4a, 4b of the coil 4 can be more than two, and the strip 5 can cover at least two lines 4a, 4b but it can also cover more than two. One important feature and advantage of the invention is that each strip 5 used for tuning the capacitance formed between the lines 4a, 4b of the coil 4 should be connected with one and only one of the lines 4a or 4b of the inductive coil 4 underneath through the associated connecting pad(s) 6.
Furthermore, in the embodiment shown in
While the present invention is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/SG05/00123 | 4/14/2005 | WO | 00 | 6/10/2008 |