Claims
- 1. An integrated circuit having an on chip power supply coupled to a field effect transistor having a source, a drain and a gate, the power supply comprising:
a charge storage device and a current directing device; a first terminal of the charge storage device being connected to the source of the field effect transistor, a second terminal of the charge storage device being connected to a cathode of the current directing device, and an anode of the current directing device being connected to the drain of the transistor.
- 2. The circuit of claim 1 wherein the charge storage device is a capacitor.
- 3. The circuit of claim 1 wherein the current directing device is a diode.
- 4. The circuit of claim 1 wherein a voltage between the first and second terminals of the charge storage device is used to power a control circuit.
- 5. The circuit of claim 4 wherein the control circuit is used to drive the gate of the transistor.
- 6. The circuit of claim 5 wherein a body of the field effect transistor is connected to the drain, and wherein the control circuit is responsive to the polarity of the voltage between the source and the drain to turn the field effect transistor on and off.
- 7. The circuit of claim 5 wherein a body of the field effect transistor is connected to the source, and wherein the control circuit is responsive to a gate control signal to turn the field effect transistor on and off.
- 8. The circuit of claim 7 wherein the circuit is packaged as a three terminal device.
- 9. The circuit of claim 1 wherein the field effect transistor is an n-channel MOSFET.
- 10. The circuit of claim 1 wherein the field effect transistor is a p-channel MOSFET.
- 11. The circuit of claim 1 wherein the field effect transistor is an n-channel JFET.
- 12. The circuit of claim 1 wherein the field effect transistor is a p-channel JFET.
- 13. The circuit of claim 1 wherein the field effect transistor functions as a rectifying diode.
- 14. An integrated circuit comprising:
a capacitor; a diode; a field effect transistor having first and second terminals and a control terminal; the capacitor and the diode being connected in series between the first and second terminals of the transistor; a control circuit coupled to the capacitor and to the control terminal; the charge in the capacitor being used to power the control circuit controlling the voltage on the control terminal of the transistor.
- 15. The circuit of claim 14 wherein the control circuit is responsive to the voltage between the first and second terminals of the transistor.
- 16. The circuit of claim 15 wherein the control circuit is configured to control the voltage on the control terminal to turn on the transistor when the voltage between the first terminal and the second terminal is of a first polarity and to turn off the transistor when the voltage between the first terminal and the second terminal is of a second polarity opposite the first polarity, the current directing device being conductive when the voltage between the first terminal and the second terminal is of the second polarity.
- 17. The circuit of claim 16 wherein the first terminal is a source, the second terminal is a drain and the control terminal is a gate, the gate being connected to the control circuit.
- 18. The circuit of claim 17 wherein the circuit is packaged as a two terminal device.
- 19. The circuit of claim 14 wherein the control circuit is responsive to a control signal provided thereto.
- 20. The circuit of claim 19 wherein the circuit is packaged as a three terminal device.
- 21. The circuit of claim 19 wherein the control circuit is configured to control the voltage on the control terminal responsive to the control signal to provide enhanced turn on of the transistor responsive to a transistor turn-on control signal.
- 22. The circuit of claim 21 wherein the current directing device is oriented to provide charging current to the charge storage device when the transistor is turned off.
- 23. The circuit of claim 14 wherein the transistor is a FET.
- 24. The circuit of claim 14 wherein the FET is an n-channel MOSFET.
- 25. The circuit of claim 14 wherein the FET is a p-channel MOSFET.
- 26. The circuit of claim 14 wherein the FET is an n-channel JFET.
- 27. The circuit of claim 14 wherein the FET is a p-channel JFET.
- 28. The circuit of claim 14 wherein the field effect transistor functions as a rectifying diode.
- 29. A circuit comprising:
an integrated circuit including a charge storage device, a current directing device, a field effect transistor having a body, a source, a drain and a gate, and a control circuit, the charge storage device and the current directing device being connected in series between the source and drain terminals of the transistor, a charge on the charge storage device being coupled to and acting as the power supply for the control circuit, the control circuit having an output coupled to the gate of the field effect transistor, the control circuit turning the transistor on when the voltage between the source and drain is of a first polarity, and off when the voltage between the source and drain is of a second polarity, the current directing device having a polarity to charge the charge storage device when the voltage between the source and drain is of a second polarity.
- 30. The circuit of claim 29 wherein the charge storage device is a capacitor.
- 31. The circuit of claim 30 wherein the current directing device is a diode.
- 32. The circuit of claim 29 wherein the field effect transistor is an integrated circuit diode having its gate connected to the control circuit.
- 33. The circuit of claim 29 wherein the circuit is packaged as a two terminal device.
- 34. The circuit of claim 29 wherein the transistor is a FET.
- 35. The circuit of claim 29 wherein the FET is an n-channel MOSFET.
- 36. The circuit of claim 29 wherein the FET is a p-channel MOSFET.
- 37. The circuit of claim 29 wherein the FET is an n-channel JFET.
- 38. The circuit of claim 29 wherein the FET is a p-channel JFET.
- 39. A circuit comprising:
an integrated circuit including: a capacitor; a diode; an n-channel field effect transistor having a source, a drain, a gate and a body connected to the drain; and, a control circuit; the capacitor and the diode being connected in series between the source and drain with the diode being conductive to charge the capacitor when the source is at a higher voltage than the drain, the capacitor being coupled to and acting as the power supply for the control circuit, the control circuit having an output coupled to the gate of the field effect transistor, the control circuit turning the transistor on when the voltage on the drain is higher than the voltage on the source, and off when the voltage on the source is higher than the voltage on the drain.
- 40. The circuit of claim 39 wherein the field effect transistor has a channel that is conductive when the source and gate are at the same voltage.
- 41. The circuit of claim 39 wherein the circuit is packaged as a two terminal device.
- 42. A circuit comprising:
an integrated circuit including: a capacitor; a diode; a field effect transistor having a source, a drain, a gate and a body connected to the source; and, a control circuit; the capacitor and the diode being connected in series between the source and drain with the diode being conductive to charge the capacitor when the transistor is turned off, the capacitor being coupled to and acting as the power supply for the control circuit, the control circuit having a gate control input and providing an output coupled to the gate of the field effect transistor to provide an enhanced gate control signal to the field effect transistor responsive to the gate control input.
- 43. The circuit of claim 42 wherein the field effect transistor is an n-channel MOSFET.
- 44. The circuit of claim 42 wherein the field effect transistor is a p-channel MOSFET.
- 45. The circuit of claim 42 wherein the field effect transistor is an n-channel JFET.
- 46. The circuit of claim 42 wherein the field effect transistor is a p-channel JFET.
- 47. The circuit of claim 42 wherein the circuit is packaged as a three terminal device.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims the benefit of U.S. Provisional Patent Application No. 60/451,060 filed Feb. 26, 2003.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60451060 |
Feb 2003 |
US |