Claims
- 1. A one chip semiconductor integrated circuit device comprising:
- a memory unit including a plurality of semiconductor memory elements;
- terminals which are supplied with operation designation signals and write data, said operation designation signals arbitrarily designating one of a plurality of operations; and
- a control unit which is coupled to said memory elements and said terminals and which sets a plurality of bits of said memory elements of said memory unit into a predetermined logic level according to a selected predetermined operation designated by said operation designation signals, said predetermined logic level being data irrespective of data provided by an external device,
- wherein said operation designation signals are control command data bits which are supplied from said terminals;
- wherein said write data is written into said memory unit in response to an external write enable signal, said external write enable signal is supplied from a write enable terminal of said one chip semiconductor integrated circuit device,
- wherein during a mode designation operation, before a bits setting operation, said operation designation signals being said control command data bits are supplied from said terminals, said mode designation operation is carried out in response to another external write enable signal which is also supplied from said write enable terminal; and
- wherein during said bits setting operation said control unit sets said plurality of bits of said memory elements of said memory unit into said predetermined logic level according to said selected predetermined operation designated by said operation designation signals being said control command data bits which are supplied from said terminals during said mode designation operation.
- 2. A one chip semiconductor integrated circuit device according to claim 1, wherein said terminals are external terminals which are supplied with said operation designation signals by said external device.
- 3. A one chip semiconductor integrated circuit device according to claim 1, wherein said predetermined logic level is one of logic "0" and "1".
- 4. A one chip semiconductor integrated circuit device according to claim 1, wherein said external device is a microprocessor.
- 5. A one chip semiconductor integrated circuit device comprising:
- a memory unit including a plurality of semiconductor memory elements;
- terminals which are supplied with operation designation signals and a write data, said operation designation signals arbitrarily designating one of a plurality of operations; and
- a control unit which is coupled to said memory elements and said terminals and which sets a plurality of bits of said memory elements of said memory unit into a predetermined logic level according to a selected predetermined operation designated by said operation designation signals, said predetermined logic level being data independent from data provided by an external device,
- wherein said operation designation signals are control command data bits which are supplied from said terminals;
- wherein said write data is written into said memory unit in response to an external write enable signal, said external write enable signal is supplied from a write enable terminal of said one chip semiconductor integrated circuit device;
- wherein during a mode designation operation, before a bits setting operation, said operation designation signals being said control command data bits are supplied from said terminals, said mode designation operation is carried out in response to another external write enable signal which is also supplied from said write enable terminal; and
- wherein during said bits setting operation said control unit sets said plurality of bits of said memory elements of said memory unit into said predetermined logic level according to said selected predetermined operation designated by said operation designation signals being said control command data bits which are supplied from said terminals during said mode designation operation.
- 6. A one chip semiconductor integrated circuit device according to claim 5, wherein said terminals are external terminals which are supplied with said operation designation signals by said external device.
- 7. A one chip semiconductor integrated circuit device according to claim 5, wherein said predetermined logic level is one of logic "0" and "1".
- 8. A one chip semiconductor integrated circuit device according to claim 5, wherein said external device is a microprocessor.
- 9. A one chip semiconductor integrated circuit device comprising:
- a memory unit including a plurality of semiconductor memory elements;
- terminals which are supplied with operation designation signals and a write data, said operation designation signals arbitrarily designating one of a plurality of operations; and
- a control unit which is coupled to said memory elements and said terminals and which sets a plurality of bits of said memory elements of said memory unit into a predetermined logic level during a selected predetermined operation designated by said operation designation signals, said predetermined logic level being data irrespective of data provided by an external device,
- wherein said operation designation signals are control command data bits which are supplied from said terminals;
- wherein said write data is written into said memory unit in response to an external write enable signal, said external write enable signal is supplied from a write enable terminal of said one chip semiconductor integrated circuit device;
- wherein during a mode designation operation, before a bits setting operation, said operation designation signals being said control command data bits are supplied from said terminals, said mode designation operation is carried out in response to another external write enable signal which is also supplied from said write enable terminal; and
- wherein during said bits setting operation said control unit sets said plurality of bits of said memory elements of said memory unit into said predetermined logic level according to said selected predetermined operation designated by said operation designation signals being said control command data bits which are supplied from said terminals during said mode designation operation.
- 10. A one chip semiconductor integrated circuit device according to claim 9, wherein said terminals are external terminals which are supplied with said operation designation signals by said external device.
- 11. A one chip semiconductor integrated circuit device according to claim 9, wherein said predetermined logic level is one of logic "0" and "1".
- 12. A one chip semiconductor integrated circuit device according to claim 9, wherein said external device is a microprocessor.
Priority Claims (5)
Number |
Date |
Country |
Kind |
59-208266 |
Oct 1984 |
JPX |
|
60-105844 |
May 1985 |
JPX |
|
60-105845 |
May 1985 |
JPX |
|
60-105847 |
May 1985 |
JPX |
|
60-105850 |
May 1985 |
JPX |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This is a continuation of application Ser. No. 07/855,843, filed Mar. 20, 1992, which issued as U.S. Pat. No. 5,450,342; which is a continuation-in-part of application Ser. No. 07/349,403, filed May 8, 1989, which issued as U.S. Pat. No. 5,175,838; which is a continuation of application Ser. No. 07/240,380, filed Aug. 29, 1988, which issued as U.S. Pat. No. 4,868,781; which is a continuation of application Ser. No. 06/779,676, filed Sep. 24, 1985, now abandoned; said application Ser. No. 07/855,843, filed Mar. 20, 1992, which issued as U.S. Pat. No. 5,450,342, also being a continuation-in-part of Ser. No. 07/816,583, filed Jan. 3, 1992, now abandoned; which is a continuation of application Ser. No. 07/314,238, filed Feb. 22, 1989, which issued as U.S. Pat. No. 5,113,487; which is a continuation of application Ser. No. 06/864,502, filed May 19, 1986, now abandoned; said application Ser. No. 07/816,583, filed Jan. 3, 1992, now abandoned, also being a continuation-in-part of application Ser. No. 07/349,403, filed May 8, 1989, which issued as U.S. Pat. No. 5,175,838; which is a continuation of application Ser. No. 07/240,380, filed Aug. 29, 1988, which issued as U.S. Pat. No. 4,868,781; which is a continuation of application Ser. No. 06/779,676, filed Sep. 24, 1985, now abandoned.
US Referenced Citations (48)
Foreign Referenced Citations (7)
Number |
Date |
Country |
3437896 |
Apr 1985 |
DEX |
54-142938 |
Nov 1979 |
JPX |
54-124187 |
Jul 1980 |
JPX |
58-115673 |
Jul 1983 |
JPX |
58-196671 |
Nov 1983 |
JPX |
58-0208845 |
Dec 1983 |
JPX |
59-60658 |
Apr 1984 |
JPX |
Continuations (7)
|
Number |
Date |
Country |
Parent |
855843 |
Mar 1992 |
|
Parent |
240380 |
Aug 1988 |
|
Parent |
779676 |
Sep 1985 |
|
Parent |
314238 |
Feb 1989 |
|
Parent |
864502 |
May 1986 |
|
Parent |
240380 |
Aug 1988 |
|
Parent |
779676 |
Sep 1985 |
|
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
349403 |
May 1989 |
|
Parent |
816583 |
Jan 1992 |
|
Parent |
349403 |
May 1989 |
|