Claims
- 1. An exclusive OR (XOR) gate, comprising:
a first pair of differentially configured transistors; a level shifting resistor coupled to said first pair of differentially configured transistors; a second pair of differentially configured transistors; and a core of the XOR gate coupled to outputs of said first and said second pairs of differentially configured transistors.
- 2. The XOR gate according to claim 1, wherein a first transistor is coupled to a third pair of differentially configured transistors and an input of said first transistor is coupled to a first output of said second pair of differentially configured transistors.
- 3. The XOR gate according to claim 2, wherein a second transistor is coupled to a fourth pair of differentially configured transistors and an input of said second transistor is coupled to a second output of said second pair of differentially configured transistors.
- 4. The XOR gate according to claim 3, wherein said first output of said second pair of differentially configured transistors and said second output of said second pair of differentially configured transistors are differential signals having equivalent magnitude.
- 5. The XOR gate according to claim 3, wherein a first output of said first pair of differentially configured transistors is coupled to a first input of said third pair of differentially configured transistors and a second input of said fourth pair of differentially configured transistors.
- 6. The XOR gate according to claim 5, wherein a second output of said first pair of differentially configured transistors is coupled to a second input of said third pair of differentially configured transistors and a first input of said fourth pair of differentially configured transistors.
- 7. The XOR gate according to claim 6, wherein said first output of said first pair of differentially configured transistors and said second output of said first pair of differentially configured transistors are differential signals having equivalent magnitude.
- 8. The XOR gate according to claim 6, wherein a drain of said first transistor of said third pair of differentially configured transistors is coupled to a drain of said first transistor of said fourth pair of differentially configured transistors.
- 9. The XOR gate according to claim 8, wherein an output of the XOR gate is coupled to said coupled drains of said first transistor of said third pair of differentially configured transistors and said first transistor of said fourth pair of differentially configured transistors.
- 10. The XOR gate according to claim 6, wherein a drain of said second transistor of said third pair of differentially configured transistors is coupled to a drain of said second transistor of said fourth pair of differentially configured transistors.
- 11. The XOR gate according to claim 6, wherein said first and second transistors have a value of about twice the values of each of said first and said second transistors of said third and said forth pair of differentially configured transistors.
- 12. The XOR gate according to claim 1, wherein a first node of said level shifting resistor is coupled to a bias voltage.
- 13. The XOR gate according to claim 1, wherein a second node of said level shifting resistor is coupled to said first pair of differentially configured transistors.
- 14. A method for controlling an XOR gate, the method comprising:
coupling a first pair of differentially configured transistors to a core of the XOR gate; coupling a second pair of differentially configured transistors to said core of the XOR gate; controlling an output current produced by said core of the XOR gate using a level shifting resistor coupled to said first pair of differentially configured transistors.
- 15. The method according to claim 14, further comprising generating a first differential output from said first pair of differentially configured transistors and a second differential output from said second pair of differentially configured transistors.
- 16. The method according to claim 15, further comprising selecting a value of said level shifting resistor in order to eliminate an output current produced by said core of the XOR gate when said first and said second differential output are of equal logic values.
CROSS-REFERENCE TO RELATED APPLICATIONS/INCORPORATION BY REFERENCE
[0001] This application makes reference to, claims priority to and claims the benefit of
[0002] U.S. Provisional Patent Application Serial No. 60/424,562 filed on Nov. 6, 2002; and
[0003] U.S. Patent Application Serial No. 60/424,563 filed on Nov. 6, 2002.
[0004] The above referenced applications are incorporated herein by reference in their entirety.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60424562 |
Nov 2002 |
US |
|
60424563 |
Nov 2002 |
US |