The accompanying drawings, which are incorporated herein and form a part of the specification, illustrate the invention and, together with the description, further serve to explain the principles of the invention and to enable a person skilled in the pertinent art to make and use the invention.
The invention is described with reference to the accompanying drawings. The drawing in which an element first appears is typically indicated by the leftmost digit(s) in the corresponding reference number.
This specification discloses one or more embodiments that incorporate the features of this invention. The disclosed embodiment(s) merely exemplify the invention. The scope of the invention is not limited to the disclosed embodiment(s). The invention is defined by the claims.
The embodiment(s) described and references in the specification to “one embodiment,” “an embodiment,” “an example embodiment,” etc., indicate that the embodiment(s) described may include a particular feature, structure, or characteristic. However, every embodiment may not necessarily include the particular feature, structure, or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. When a particular feature, structure, or characteristic is described in connection with an embodiment, it is understood that it is within the knowledge of one skilled in the art to effect such feature, structure, or characteristic in connection with other embodiments, whether or not explicitly described.
Conventional electronics, semiconductor manufacturing, memory technologies and other functional aspects of the devices (and components of the individual operating components of the devices) may not be described in detail herein for the sake of brevity. Furthermore, for purposes of brevity, the invention is described herein as pertaining to a memory for use in an electrical or electronic system. It should be appreciated that many other manufacturing techniques could be used to create the memory described herein, and that the techniques described herein could be used to fabricate individual devices, discrete circuits, memory arrays, or other devices. Further, the techniques would be suitable for application in electrical systems, optical systems, consumer electronics, industrial electronics, wireless systems, appliances, space applications, or any other application.
The terms anti-fuse and memory are used interchangeably in this field. The terms storage or programmable when coupled with the terms cell, element, memory or device are used interchangeably in this field. The terms chip, integrated circuit, monolithic device, semiconductor device and microelectronic device are used interchangeably in this field.
The terms pin, pad, contact, and lead refer to input and/or output terminals of a connector, device, chip, printed circuit, or the like, which are used to provide electrical connection to one or more connectors, devices, chips, printed circuits, or the like.
The terms metal line, trace, wire, contact, conductor, signal path and signaling medium are all related. These related terms are generally interchangeable and appear in order from most specific to most general. In this field, metal lines are sometimes referred to as traces, wires, lines, interconnect or simply metal. Metal lines, generally aluminum (Al) or an alloy of Al and copper (Cu), are conductors which provide signal paths for coupling, or interconnecting, electrical circuitry. Conductors other than metal are available in microelectronic devices. Materials such as doped polysilicon, doped single-crystal silicon (often referred to simply as diffusion, regardless of whether such doping is achieved by thermal diffusion or ion implantation), titanium (Ti), molybdenum (Mo), or refractory metal silicides are examples of other conductors. Signaling medium is the most general term and encompasses the others. The present invention is applicable to all of these terms as they are generally understood in the field.
Moreover, it should be understood that the spatial descriptions (e.g., “above”, “below”, “up”, “down”, “top”, “bottom”, “beneath”, “across”, etc.) made herein are for purposes of illustration only, and that practical memories may be spatially arranged in any orientation or manner. Arrays of memories may also be formed by connecting them in appropriate ways and with appropriate devices.
Referring to
The substrate 202 may optionally contain a P-type well or an N-type well, such as a well located in a region of the substrate between the STI region 204 and an optional second STI region 206. The well may be proximate to the STI region 204 and the optional second STI region 206. Exemplary dopant concentrations for the optional well are 1016 cm−3 to 1018 cm−3. Dopant concentrations referred to herein only examples and other dopant concentrations may be used. Doping is performed by ion implantation or other doping techniques, and activation annealing.
The substrate 202 contains the STI region 204. The STI region 204 is an insulator for the purpose of isolating different parts of the substrate. A number of isolation methods can be used and are not limited to shallow trench isolation. The STI region 204 directs formation of insulator ruptures to a specific region to improve consistency of post-programming resistance of the OTP memory 200. Degraeve et al have shown that post-programming resistance is clearly influenced by rupture, or breakdown, location. For details, see R. Degrave et al, “Relation between breakdown mode and location in short channel NMOSFETs and its impact on reliability specifications”, IEEE Transactions On Device and Materials Reliability, Vol. 1-3, September 2001, pp. 13-169, which is incorporated herein by reference.
During programming, at least one diffused electrode 208 creates an electric field across the insulator 214. The diffused electrode 208 is an region that is highly doped, N+ or P+, relative to the substrate, with either donors or acceptors and is the only well required by the OTP memory 200. Exemplary dopant concentrations for the diffused electrode 208 are 1019 cm−3 to 1020cm−3. A first contact 210 is coupled to the diffused electrode 208. The first contact 210 couples the diffused electrode 208 to circuits that program the OTP memory 200 and circuits that read stored information from the OTP memory 200.
The diffused electrode 208 may also include an implant region 212. The implant region 212 extends from the diffused electrode 208 toward the STI region 204. It is desirable to have implant region 212 touch the STI region 204, but it is not required. The implant region 212 may be doped with donors or acceptors. Exemplary dopant concentrations for the implant region 212 are 1017 cm−3 to 1019 cm−3. Relative to the diffused electrode 208, the implant region 212 may be lightly doped to provide a consistent resistance when the OTP memory has been programmed.
The insulator 214 is deposited on the substrate 202, the STI region 204, the second STI region 206, the diffused electrode 208, and the implant region 212. The insulator 214 is a dielectric layer such as an oxide layer and/or a nitride layer. In this context, an oxide layer would include material such as hafnium oxide. In an example, the nitride layer is atop the oxide layer. In a further example, the oxide layer is atop the nitride layer. Characteristics of the insulator 214, such as a dielectric breakdown voltage, determine the minimum electric field necessary to program the OTP memory 200.
The OTP memory 200 also has a second electrode 216 to create an electric field across the insulator 214 during programming. As illustrated in
A second contact 218 is coupled to the second electrode 216. The second contact 218 couples the second electrode 216 to circuits that program the OTP memory 200 and read stored information from the OTP memory 200.
In order to achieve a high density memory or other memory circuit with multiple OTP memories, such as a redundant memory or a memory having error correction, an antifuse structure should be as small as possible. Unlike the conventional MOSFET 100, the OTP memory 200 requires only one diffused electrode 208 and is thus relatively smaller in size. Therefore, the OTP memory 200 is denser than an antifuse made from the conventional MOSFET 100. For example, in an 65 nm process, the OTP memory 200 is approximately 40% smaller than the conventional MOSFET 100. The OTP memory 200 structure is also scalable and thus not limited to fabrication with a process feature size of 65 nm. The OTP memory 200 may also be manufactured with process feature sizes such as 13 μm and 45 nm, as well as other process feature sizes including sizes smaller than 45 nm. Further, multiple OTP memories 200 may be coupled in parallel to provide redundant clusters of high-reliability memory cells.
In comparison, the conventional MOSFET 100 has a shallow trench isolation region having multiple edges which leads to scattered ruptures of the polysilicon gate 102 and high variability of post-programming resistance. The OTP memory 200 eliminates these multiple edges and replaces them with only one edge 222.
The OTP memory 200 is programmed by stressing the insulator 214 beyond a critical electric field to rupture the insulator 214. The critical electric field is a threshold at which rupture of the insulator 214 occurs and is determined by dividing a voltage applied across the insulator 214 by the thickness of the insulator 214. When the insulator 214 ruptures, a resistance between the diffused electrode 208 and the second electrode 216 is greatly reduced from that of a non-ruptured insulator 214. The resistance decreases because a rupture of the insulator 214 forms a current path by diffusing polysilicon material from the second electrode 216 and/or silicon from the substrate 202 into the insulator 214.
A programming circuit is coupled to the first contact 210 and the second contact 218 to program the OTP memory 200. Prior to programming, the OTP memory 200 is an open circuit. To program a data bit into the OTP memory, the programming circuit provides either zero voltage or a voltage across the insulator 214 in excess of the critical electric field. If zero voltage is applied, the programming circuit programs a first state, such as a logic zero. If a voltage in excess of the critical electric field is applied to rupture the insulator 214 and short the diffused electrode 208 to the second electrode 216, the programming circuit programs a second state, such as a logic one. Alternatively, the first state may represent a logic one and the second state may represent a logic zero.
A circuit to read a previously-programmed OTP memory 200 is also coupled to the first contact 210 and the second contact 218. After programming, the OTP memory 200 does not conduct current flow if the first state has been programmed. If the second state has been programmed, then the OTP memory 200 does conduct current flow. The OTP memory 200 is read with an applied voltage less that of the critical electric field so that the process of reading does not inadvertently program the OTP memory 200. Reading the OTP memory 200 does not change previous programming of the OTP memory 200.
In step 304, a diffused electrode is formed on a substrate. During formation, the diffused electrode may be highly doped. For example, a high dose of dopant is implanted into a Pwell, an Nwell, or a lightly doped p-substrate to form the heavily doped diffused electrode. The diffused electrode may be formed by ion implantation or another doping method, followed by annealing. If the substrate itself is doped or a well is deposited on a part of the substrate, the diffused electrode may be doped with a dopant having polarity opposite that of the substrate or the well. A contact may deposited on the diffused electrode.
In step 306, a insulator is formed on the STI region and the substrate. The insulator separates the implant region and the second electrode. The insulator may be formed of at least one of an oxide layer and a nitride layer.
In step 308, a second electrode is formed on the insulator such that the insulator separates the second electrode from the diffused electrode and at least a part of the second electrode overlaps at least a part of the STI region. A contact may be deposited on the second electrode. The contact may be formed on the STI region so that a size of the OTP memory may be minimized. Optionally, after the second electrode is defined, the implant region may be formed by ion implantation.
After formation of the insulator, the OTP memory may be programmed, also known as fusing. The P-substrate or N-type well may be floated during fusing, which enhances formation of ruptures, also known as fusing paths, between the second electrode and the heavily doped diffused electrode.
The OTP memories described herein may be manufactured with a CMOS logic manufacturing process without adding masking steps beyond those required to manufacture a MOSFET. Similar to MOSFET fabrication, the OTP memory 200 may be manufactured with dopant polarities opposite of those recited herein.
Example embodiments of the methods, systems, and components of the present invention are described herein. As noted elsewhere, these example embodiments are described for illustrative purposes only, and are not limiting. Other embodiments are possible and are covered by the invention. Such other embodiments will be apparent to persons skilled in the relevant art(s) based on the teachings contained herein. Thus, the breadth and scope of the present invention are not limited by any of the above-described exemplary embodiments, but are defined only in accordance with the following claims and their equivalents.
This application claims benefit of U.S. Provisional Patent Application No. 60/836,696, filed on Aug. 10, 2006, and this application is related to U.S. patent application Ser. No. 11/094,269, filed on Mar. 31, 2005, which is a continuation of U.S. patent application Ser. No. 10/773,263 (now U.S. Pat. No. 6,902,958 that issued on Jun. 7, 2005), filed on Feb. 9, 2004, which is a continuation of U.S. patent application Ser. No. 10/197,437 (now U.S. Pat. No. 6,700,176 that issued on Mar. 2, 2004), filed on Jul. 18, 2002, all of which are incorporated by reference herein in their entireties.
Number | Date | Country | |
---|---|---|---|
60836696 | Aug 2006 | US |