Claims
- 1. An on/off control for a differential current mode driver, comprising:
- first and second transistors connected in series, wherein a source of the first transistor is connected to a drain of the second transistor, a drain and a gate of the first transistor are connected to a biasing current input, and a source of the second transistor is connected to a power supply voltage;
- third and fourth transistors connected in series, wherein a drain and a gate of the fourth transistor are connected to a source of the third transistor, a source of the fourth transistor is connected to the power supply voltage, and the gate of the fourth transistor is connected to the gate of the second transistor;
- a fifth transistor having a source connected to the gate of the first transistor, a drain connected to a gate of the third transistor, and a gate connected to a first input signal; and
- a sixth transistor having a gate connected to the gate of the third transistor and a source and a drain connected to the power supply voltage,
- wherein a channel impedance of the fifth transistor, a gate capacitance of the sixth transistor, and a gate capacitance of the third transistor impose a first time constant on a voltage at the gate of the third transistor.
- 2. The on/off control of claim 1 further comprising:
- a seventh transistor having a source connected to the power supply voltage, a drain connected to the gate of the third transistor, and a gate connected to the first input signal,
- wherein a channel impedance of the seventh transistor, the gate capacitance of the sixth transistor, and the gate capacitance of the third transistor impose a second time constant on the voltage at the gate of the third transistor.
- 3. The on/off control of claim 2 further comprising:
- an eighth transistor having a source connected to the biasing current input, a drain connected to the gate of the third transistor, and a gate connected to a second input signal,
- wherein the channel impedance of the fifth transistor, a channel impedance of the eighth transistor, the gate capacitance of the sixth transistor, and the gate capacitance of the third transistor impose a third time constant on the voltage at the gate of the third transistor.
- 4. The on/off control of claim 3 wherein the first, second, third, fourth, sixth, and seventh transistors are n-channel devices and the fifth and eighth transistors are p-channel devices.
- 5. The on/off control of claim 3 wherein the first input signal activates the fifth transistor when the differential current mode driver is operating in an on-state, the first input signal activates the seventh transistor when the differential current mode driver is transitioning from the on-state to a tristate, and the first and second input signals activate the fifth and eighth transistor, repsectively, when the differential current mode driver is transitioning from the tristate to the on-state.
Parent Case Info
The is a Division, of application Ser. No. 08/764,547, filed Dec. 11, 1996, U.S. Pat. No. 5,880,599.
US Referenced Citations (16)
Divisions (1)
|
Number |
Date |
Country |
Parent |
764547 |
Dec 1996 |
|