Claims
- 1. An operational amplifier comprising:
at least one bias current generator; a first gain stage connected to said at least one bias current generator and defining inputs for the operational amplifier; a second gain stage connected to said at least one bias current generator being driven by said first gain stage and defining an output for the operational amplifier; at least one capacitive element connected between said first gain stage and the output; a circuit element having a controllable conductance connected between said at least one capacitive element and said first gain stage; and a control circuit for controlling said circuit element so that the conductance thereof substantially matches a transconductance of said second gain stage.
- 2. The operational amplifier of claim 1 wherein said circuit element comprises a transistor having a first conduction terminal connected to said first gain stage, a second conduction terminal connected to said at least one capacitive element, and a control terminal connected to said control circuit.
- 3. The operational amplifier of claim 2 wherein said transistor comprises an N-channel metal oxide semiconductor transistor.
- 4. The operational amplifier of claim 1 wherein said control circuit comprises first and second diode-connected transistors connected in series between said at least one bias current generator and a voltage reference.
- 5. The operational amplifier of claim 4 wherein said first and second diode-connected transistors comprise N-channel metal oxide semiconductor transistors.
- 6. The operational amplifier of claim 1 wherein said at least one capacitive element comprises a transistor having first and second conduction terminals connected together.
- 7. The operational amplifier of claim 1 wherein at least said first gain stage comprises CMOS transistors.
- 8. A complementary metal oxide semiconductor (CMOS) operational amplifier comprising:
at least one bias current generator; a first gain stage connected to said at least one bias current generator and defining inputs for the operational amplifier; a second gain stage connected to said at least one bias current generator being driven by said first gain stage and defining an output for the operational amplifier; at least one capacitive element connected between said first gain stage and the output; a transistor having a controllable conductance connected between said at least one capacitive element and said first gain stage; and a control circuit for controlling said transistor so that the conductance thereof substantially matches a transconductance of said second gain stage.
- 9. The CMOS operational amplifier of claim 8 wherein said transistor comprises an N-channel metal oxide semiconductor transistor.
- 10. The CMOS operational amplifier of claim 8 wherein said control circuit comprises first and second diode-connected transistors connected in series between said at least one bias current generator and a voltage reference.
- 11. The CMOS operational amplifier of claim 10 wherein said first and second diode-connected transistors comprise N-channel metal oxide semiconductor transistors.
- 12. The CMOS operational amplifier of claim 8 wherein said at least one capacitive element comprises a transistor having first and second conduction terminals connected together.
- 13. A method for reducing a right half plane (RHP) zero at an output of an operational amplifier comprising at least one bias current generator, a first gain stage connected to the the at least one bias current generator and defining inputs for the operational amplifier, a second gain stage connected to the at least one bias current generator being driven by the first gain stage and defining an output for the operational amplifier, and at least one capacitive element connected between the first gain stage and the output, the method comprising:
connecting a circuit element having a controllable conductance between the at least one capacitive element and the first gain stage; and controlling the circuit element so that the conductance thereof substantially matches a transconductance of the second gain stage to thereby reduce the RHP zero.
- 14. The method of claim 13 wherein the circuit element comprises a transistor having a first conduction terminal connected to the first gain stage, a second conduction terminal connected to the at least one capacitive element, and a control terminal connected to the control circuit.
- 15. The method of claim 14 wherein the transistor comprises an N-channel metal oxide semiconductor transistor.
- 16. The method of claim 13 wherein driving the circuit element comprises connecting first and second diode-connected transistors in series between the at least one bias current generator and a voltage reference.
- 17. The method of claim 16 wherein the first and second diode-connected transistors comprise N channel metal oxide semiconductor transistors.
RELATED APPLICATION
[0001] The present application is based upon co-pending provisional application serial No. 60/273,692 filed Mar. 6, 2001, which is hereby incorporated herein in its entirety by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60273692 |
Mar 2001 |
US |