1. Field of the Invention
The present invention relates to an operational amplifier circuit, and more particularly, to an operational amplifier circuit that drives a capacitive load.
2. Description of the Related Art
Conventionally, operational amplifiers have been typically made up of bipolar transistors. However, recently, given the need for integration with a MOS (metal oxide semiconductor) circuit and demands for low power, an increasing number of operational amplifiers are also configured of MOS transistors. When configuring an operational amplifier with MOS transistors, the use of analog characteristics specific to MOS transistors may enable the adoption of a circuit architecture different from that of an operational amplifier made up of bipolar transistors.
One field of application of MOS transistor-configured operational amplifiers is the TFT LCD (thin film transistor liquid crystal display) driver LSI (large scale integrated circuit). The LCD driver LSI is mounted with a plurality of operational amplifier circuits having a voltage follower configuration as an output buffer circuit or a γ correction gray scale power supply. Such operational amplifiers require a circuit having a small offset voltage difference between the respective operational amplifiers. This is due to the fact that given the characteristics of TFT LCD, even a voltage difference of 10 mV will be recognized as a different tone gradation by the human eye. Consequently, a MOS operational amplifier with an extremely small offset voltage is required in this field.
The N-channel MOS transistors MN1 and MN2 form an N-channel receiving differential pair.
An input pair of the N-channel receiving differential pair is respectively connected via switches S5 and S6 to the non-inversion input node In+ and the output node Vout. The P-channel MOS transistors MP1 and MP 2 form a P-channel receiving differential pair. In a similar manner, an input pair of the P-channel receiving differential pair is respectively connected via switches S7 and S8 to the non-inversion input node In+ and the output node Vout.
Respective gates of the P-channel MOS transistors MP3 and MP4 are commonly connected to each other and are further connected to the constant voltage source V1. Respective sources of the P-channel MOS transistors MP3 and MP4 are connected via the switch S3 to drains of the P-channel MOS transistors MP5 and MP6. A drain of the P-channel MOS transistor MP3 is connected to commonly-connected gates of the P-channel MOS transistors MP5 and MP6.
Respective sources and respective gates of the P-channel MOS transistors MP5 and MP6 are commonly connected to each other, and the sources are further connected to a positive power supply voltage VDD. The P-channel MOS transistors MP5 and MP6 function as an active load of a folded cascode connection.
Respective gates of the N-channel MOS transistors MN3 and MN4 are commonly connected to each other and are further connected to the constant voltage source V2. Respective sources of the N-channel MOS transistors MN3 and MN4 are connected via the switch S4 to drains of the N-channel MOS transistors MN5 and MN6. A drain of the N-channel MOS transistor MN3 is connected to commonly-connected gates of the N-channel MOS transistors MN5 and MN6.
Respective sources and respective gates of the N-channel MOS transistors MN5 and MN6 are commonly connected to each other, and the sources are further connected to a negative power supply voltage VSS. The N-channel MOS transistors MN5 and MN6 function as an active load of a folded cascode connection.
The switch S1 switches the connection destinations of respective drains of the N-channel MOS transistors MN1 and MN2. The switch S2 switches the connection destinations of respective drains of the P-channel MOS transistors MP1 and MP2.
The switch S3 is connected between the respective drains of the P-channel MOS transistors MP5 and MP6 and the respective sources of the P-channel MOS transistors MP3 and MP4. In other words, the switch S3 switches the connections between the drain of the P-channel MOS transistor MP5 and the respective sources of the P-channel MOS transistors MP3 and MP4. In addition, the switch S3 switches the connections between the drain of the P-channel MOS transistor MP6 and the respective sources of the P-channel MOS transistors MP3 and MP4.
The switch S4 is connected between the respective drains of the N-channel MOS transistors MN5 and MN6 and the respective sources of the N-channel MOS transistors MN3 and MN4. In other words, the switch S4 switches the connections between the drain of the N-channel MOS transistor MN5 and the respective sources of the N-channel MOS transistors MN3 and MN4. In addition, the switch S4 switches the connections between the drain of the N-channel MOS transistor MN6 and the respective sources of the N-channel MOS transistors MN3 and MN4.
A common node of the switch S5 is connected to the input node In+ of the amplifier. A make node of the switch S5 is connected to a gate of the N-channel MOS transistor MN1 while a break node thereof is connected to a gate of the N-channel MOS transistor MN2. A common node of the switch S6 is connected to the output node Vout of the amplifier. A break node of the switch S6 is connected to the gate of the N-channel MOS transistor MN1 while a make node thereof is connected to the gate of the N-channel MOS transistor MN2. In other words, the switch S5 switches connection destinations of a non-inversion input signal of the N-channel receiving differential pair while the switch S6 switches connection destinations of an inversion input signal of the N-channel receiving differential pair.
A common node of the switch S7 is connected to the input node In+ of the amplifier. A make node of the switch S7 is connected to a gate of the P-channel MOS transistor MP1 while a break node thereof is connected to a gate of the P-channel MOS transistor MP2. A common node of the switch S8 is connected to the output node Vout of the amplifier. A break node of the switch S8 is connected to the gate of the P-channel MOS transistor MP1 while a make node thereof is connected to the gate of the P-channel MOS transistor MP2. In other words, the switch S7 switches connection destinations of a non-inversion input signal of the P-channel receiving differential pair while the switch S8 switches connection destinations of an inversion input signal of the P-channel receiving differential pair.
The constant current source I1 is connected between commonly connected sources of the N-channel MOS transistors MN1 and MN2 and the negative power supply voltage VSS. The constant current source I2 is connected between commonly connected sources of the P-channel MOS transistors MP1 and MP2 and the positive power supply voltage VDD.
The constant current source I3 is a floating current source. One end of the constant current source I3 is commonly connected to a node to which the drain of the P-channel MOS transistor MP3 and the gates of the P-channel MOS transistors MP5 and MP6 are connected. The other end thereof is commonly connected to a node to which the drain of the N-channel MOS transistor MN3 and the gates of the N-channel MOS transistors MN5 and MN6 are connected.
The constant voltage source V1 is connected between the commonly connected gates of the P-channel MOS transistors MP3 and MP4 and the positive power supply voltage VDD. The constant voltage source V2 is connected between the commonly connected gates of the N-channel MOS transistors MN3 and MN4 and the negative power supply voltage VSS.
With the output buffer amplifier 2, the drain of the P-channel MOS transistor MP4 and the drain of the N-channel MOS transistor MN4 are respectively connected to two input nodes thereof and the output buffer amplifier 2 functions as an output buffer. An output of the output buffer amplifier 2 is connected to the output node Vout to be fed back to the inversion input node.
Operations of the operational amplifier shown in
The switch groups SW1 to SW4 can respectively be driven independently of each other. As an example, a case of switching the switch group SW1 will now be described. Let us assume that an offset voltage generated due to a mismatch factor between the N-channel MOS transistors MN1 and MN2 constituting a differential pair is denoted by Vos(N-differential), while an aggregate total of offset voltage caused by other factors is denoted by VOS(excluding N-differential). If input voltage is denoted by VIN, then output voltage Vo can be expressed as Vo=VIN+VOS(excluding N-differential)±Vos(N-differential).
In this case, “±” indicates that switching the switch group SW1 results in an output whose polarity is reversed. Therefore, when switching the switch group SW1 and calculating a time average, the term ±Vos(N-differential) is cancelled out and becomes 0. In other words, by switching the switch group SW1, the influence of an offset voltage generated due to the mismatch factor between the N-channel MOS transistors MN1 and MN2 can be eliminated.
Similarly, when switching the switch group SW2, assuming that an offset voltage generated due to a mismatch factor between the P-channel MOS transistors MP1 and MP2 constituting a differential pair is denoted by Vos(P-differential), an aggregate total of offset voltage caused by other factors by VOS(excluding P-differential), and an input voltage by VIN, then output voltage Vo can be expressed as Vo=VIN+VOS(excluding P-differential)±Vos(P-differential).
The same reasoning applies to the switching of the switch groups SW3 and SW4, where an offset voltage is outputted after having its polarity reversed depending on the state of the switch. By turning ON/OFF (switching) and averaging the switch groups SW1 to SW4, the offset voltages generated by the respective element groups are cancelled out and become zero. Therefore, since all of the switches are collectively turned ON/OFF, all offset voltages are averaged and become zero. As a result, the influence of offset voltages is reduced.
Since two states of ON/OFF exist for each of the four switch groups, the total number of possible states is 24, or 16. However, all of these states need not necessarily be created. For example, a total of 8 states are realized by interlocking the switch groups SW1 and SW2 so as to assume the three switch groups of (SW1+SW2), SW3, and SW4. Alternatively, switching may be performed between the two states of ON/OFF by interlocking all of the switch groups. As shown, the respective switch groups may be interlocked in any combination.
As shown, an offset-cancelling operational amplifier circuit can be accommodated by the circuit shown in
While measures such as increasing idling current are performed in response to such problems, performing such measures increases power consumption.
The present invention provides a small-offset operational amplifier circuit with a simple circuit architecture. In particular, the present invention provides an operational amplifier circuit suitable for an LCD driver that is a typical LSI in the imaging field.
Measures for solving the problems presented above will now be described using reference numerals and characters used in the [DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS]. The reference numerals and characters have been added to demonstrate the correspondence between the [CLAIMS] and the [DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS]. However, it should be noted that the reference numerals and characters are not to be used to interpret the technical scope of the present invention described in the [CLAIMS].
According to an aspect of the present invention, an operational amplifier circuit is provided with: differential pair sections (MN1 and MN2, MP1 and MP2); a first switch section (SG3); folded cascode-connected current mirror circuit sections (MP3 to MP6, MN3 to MN6); a second switch section (SG1 and SG2); and a buffer amplifier (BA), wherein the operational amplifier circuit interlockingly switches between the first switch section (SG3) and the second switch section (SG1 and SG2) so as to spatially disperse offset voltage and equivalently cancel offset. The differential pair sections (MN1 and MN2, MP1 and MP2) receive an input signal inputted from a signal input node (In+) and an output signal outputted from a signal output node (Vout) as differential signals. The first switch section (SG3) interchanges the input signal and the output signal and connects the signals to the differential pair sections (MN1 and MN2, MP1 and MP2). The folded cascode-connected current mirror circuit sections (MP3 to MP6, MN3 to MN6) become active loads of the differential pairs (MN1 and MN2, MP1 and MP2). The current mirror circuit sections (MP3 to MP6, MN3 to MN6) are provided with: load transistor groups (MP5 and MP6, MN5 and MN6) that function as active loads of folded cascode connections; and bias transistor groups (MP3 and MP4, MN3 and MN4) to which a bias voltage is applied. The second switch section (SG1 and SG2) switches connections with the load transistor groups (MP5 and MP6, MN5 and MN6) and the bias transistor groups (MP3 and MP4, MN3 and MN4). The buffer amplifier (BA) receives a signal outputted from the current mirror circuit sections (MP3 to MP6, MN3 to MN6) and outputs an output signal (Vout).
A driving method of a liquid crystal display according to another aspect of the present invention is a driving method that drives a liquid crystal display using the operational amplifier circuit described above, wherein the method is provided with a first connection step and a second connection step, and repeats the first step and the second step at the same intervals so as to partially disperse offset voltage and equivalently cancel offset. In the first connection step, an input signal is inputted to a first input node of a differential pair section and an output signal is inputted to a second input node of the differential pair section. In addition, a first load transistor group among the load transistor groups and a first bias transistor group among the bias transistor groups are connected to each other, and a second load transistor group among the load transistor groups and a second bias transistor group among the bias transistor groups are connected to each other. In the second connection step, an output signal is inputted to the first input node of the differential pair section and an input signal is inputted to the second input node of the differential pair section. The first load transistor group among the load transistor groups and the second bias transistor group among the bias transistor groups are connected to each other, and the second load transistor group among the load transistor groups and the first bias transistor group among the bias transistor groups are connected to each other.
According to the present invention, a small-offset operational amplifier circuit having a simple circuit architecture can be provided. The operational amplifier circuit is particularly suitable for an LCD driver that is a typical LSI in the imaging field.
Preferred embodiments of the present invention will now be described with reference to the drawings.
The liquid crystal panel 1 employs an active matrix driving system and uses a thin film transistor (TFT) as a switch element. The liquid crystal panel 1 assumes, as pixels, a region enclosed by n-number (where n is a natural number) of scanning electrodes (gate lines) 61 to 6n provided at predetermined intervals in a row direction and m-number (where m is a natural number) of data electrodes (source lines) 71 to 7m provided at predetermined intervals in a column direction. Accordingly, there are (n×m) number of pixels in the entire display screen. Each pixel of the liquid crystal panel 1 is provided with: a liquid crystal capacitance 8 that is equivalently a capacitive load; a common electrode 9; and a TFT 10 that drives the corresponding liquid crystal capacitance 8.
When driving the liquid crystal panel 1, a common voltage Vcom is applied to the common electrode 9. In this state, an analog data signal generated based on digital video data is applied to the data electrodes 71 to 7m. In addition, a gate pulse generated based on a horizontal synchronizing signal and a vertical synchronizing signal is applied to the scanning electrodes 61 to 6n. Accordingly, characters, images and the like are displayed on the display screen of the liquid crystal panel 1. In the case of color display, red, green, and blue signals of analog data are generated based on red, green, and blue digital video data, whereby the red, green, and blue signals are to be respectively applied to corresponding data electrodes. Although the amount of information and required circuits are tripled in color display, since there is no direct bearing on operations, descriptions on color are hereby omitted.
The control circuit 2 is configured by, for example, an ASIC (application specific integrated circuit) or the like, and a dot clock signal, a horizontal synchronizing signal and a vertical synchronizing signal, a data enable signal, and the like are supplied thereto from the outside. Based on these signals, the control circuit 2 generates a strobe signal, a clock signal, a horizontal scanning pulse signal, a polarity signal, a vertical scanning pulse signal, and the like, and supplies the signals to the source driver 4 and the gate driver 5. A strobe signal is a signal having the same period as a horizontal synchronizing signal. In addition, a clock signal is a signal that synchronizes with a dot clock signal and has either the same or a different frequency. A clock signal is used to generate a sampling pulse from a horizontal scanning pulse signal or the like by a shift register included in the source driver 4. A horizontal scanning pulse signal is a signal having the same period as a horizontal synchronizing signal, but delayed from a strobe signal by several periods of a clock signal. Furthermore, a polarity signal is a signal that is reversed each horizontal period, i.e., each line, in order to AC-drive the liquid crystal panel 1. The polarity signal also reverses each vertical synchronization period. A vertical scanning pulse signal is a signal having the same period as a vertical synchronizing signal.
The gate driver 5 sequentially generates gate pulses in synchronization with the timings of vertical scanning pulse signals supplied from the control circuit 2. The gate driver 5 sequentially applies the generated gate pulses to corresponding scanning electrodes 61 to 6n of the liquid crystal panel 1.
The gray scale power supply circuit 3 is provided with: a plurality of resistors cascade-connected between a reference voltage and ground; and a plurality of voltage followers whose respective input terminals are connected to connecting points of adjacent resistors. The gray scale power supply circuit 3 amplifies and buffers a gray scale voltage appearing at connecting points of adjacent resistors, and supplies the same to the source driver 4. The gray scale voltage is set so that correction of gamma conversion is performed. Originally, gamma conversion refers to performing correction so as to achieve the opposite of the characteristics of a traditional imaging tube, thereby consequently restoring a normal visual signal. With the gamma conversion in the present case, the gamma of the entire system is assumed to be 1, and an analog video signal or a digital video signal is corrected to obtain a playback image with a favorable gray scale. Generally, gamma conversion is performed on an analog video signal or a digital video signal so as to conform the signal to the characteristics of a CRT display or, in other words, to achieve compatibility thereof.
As shown in
The video data processing circuit 11 is provided with a shift register, a data register, a latch circuit, and a lever shifter circuit (not shown). The shift register is a serial-in parallel-out shift register made up of a plurality of delay flip-flops. The shift register performs a shift operation in which a horizontal scanning pulse signal supplied from the control circuit 2 is shifted in synchronization with a clock signal supplied from the control circuit 2, and outputs a parallel sampling pulse of a plurality of bits. The data register loads data of a digital video data signal supplied from the outside as display data in synchronization with a sampling pulse supplied from the shift register, and supplies the same to the latch circuit. The latch circuit loads the display data supplied from the data register in synchronization with a rise of a strobe signal supplied from the control circuit 2. The latch circuit retains the loaded display data until the strobe signal rises next or, in other words, for one horizontal period. The level shifter circuit converts the voltage of output data of the latch circuit and outputs the same as voltage conversion display data.
Based on a gray scale voltage supplied from the gray scale power supply circuit 3, the digital-analog converter 12 assigns gamma-corrected gray scale characteristics on voltage conversion display data supplied from the video data processing circuit 11. Therefore, the digital-analog converter 12 converts gamma-corrected data to analog data signals and supplies the same to corresponding output circuits 131 to 13m.
The output circuits 131 to 13m are circuits sharing the same configuration and are collectively referred to as, simply, an output circuit 13. In addition, the data electrodes (source lines) 71 to 7m are collectively referred to as, simply, a data electrode 7. The output circuit 13 is provided with a voltage follower and a switch, and drives the data electrode 7. An operational amplifier circuit according to the present invention is to be used in the voltage follower.
A differential amplifier circuit according to the present invention is provided with: N-channel MOS transistors MN1 and MN2 which form an N-channel receiving differential pair; N-channel MOS transistors MN3 to MN6; P-channel MOS transistors MP1 and MP2 which form a P-channel receiving differential pair; P-channel MOS transistors MP3 to MP6; switch groups SG1 to SG3; constant current sources I1 to I3; constant voltage sources V1 and V2; and an output buffer amplifier BA.
The N-receiving differential pair transistors MN1 and MN2 form an input differential stage. Respective sources thereof are commonly connected to each other, and connected via the constant current source I1 to a negative power supply voltage VSS. Respective gates thereof are commonly connected to respective gates of the P-receiving differential pair transistors MP1 and MP2. A drain of the N-channel MOS transistor MN1 is connected to a drain of the P-channel MOS transistor MP5. A drain of the N-channel MOS transistor MN2 is connected to a drain of the P-channel MOS transistor MP6. The P-receiving differential pair transistors MP1 and MP2 similarly form an input differential stage. Respective sources thereof are commonly connected to each other, and connected via the constant current source I2 to a positive power supply voltage VDD. A drain of the P-channel MOS transistor MP1 is connected to a drain of the N-channel MOS transistor MN5. A drain of the P-channel MOS transistor MP2 is connected to a drain of the N-channel MOS transistor MN6.
Respective sources and respective gates of the P-channel MOS transistors MP5 and MP6 are commonly connected to each other. The sources are connected to the positive power supply voltage VDD, while drains thereof are connected to the respective drains of the N-receiving differential pair transistors MN1 and MN2. The P-channel MOS transistors MP5 and MP6 function as active loads of a folded cascode connection. Similarly, respective sources and respective gates of the N-channel MOS transistors MN5 and MN6 are commonly connected to each other. The sources are connected to the negative power supply voltage VSS, while drains thereof are connected to the respective drains of the P-receiving differential pair transistors MP1 and MP2. The N-channel MOS transistors MN5 and MN6 function as active loads of a folded cascode connection.
Respective gates of the P-channel MOS transistors MP3 and MP4 are commonly connected to each other and are both connected to the constant voltage source V1. Sources of the P-channel MOS transistors MP3 and MP4 are connected via the switch group SG1 to the drains of the P-channel MOS transistors MP5 and MP6. A drain of the P-channel MOS transistor MP3 is connected to a drain of the N-channel MOS transistor MN3 via commonly-connected gates of the P-channel MOS transistors MP5 and MP6 and the constant current source I3.
Respective gates of the N-channel MOS transistors MN3 and MN4 are commonly connected to each other and are both connected to the constant voltage source V2. Respective sources of the N-channel MOS transistors MN3. and MN4 are connected via the switch group SG2 to the drains of the N-channel MOS transistors MN5 and MN6. The drain of the N-channel MOS transistor MN3 is connected to the drain of the P-channel MOS transistor MP3 via commonly-connected gates of the N-channel MOS transistors MN5 and MN6 and the constant current source I3.
The switch group SG1 is provided with interlocking switches S11 and S12, and is connected between the respective drains of the P-channel MOS transistors MP5 and MP6 and the respective sources of the P-channel MOS transistors MP3 and MP4. The switch S11 switches the connection destination of the drain of the P-channel MOS transistor MP5 to either of the sources of the P-channel MOS transistors MP3 and MP4. The switch S12 switches the connection destination of the drain of the P-channel MOS transistor MP6 to either of the sources of the P-channel MOS transistors MP3 and MP4. Therefore, when the drain of the P-channel MOS transistor MP5 is connected to the source of the P-channel MOS transistor MP3, the drain of the P-channel MOS transistor MP6 is connected to the source of the P-channel MOS transistor MP4. Similarly, when the drain of the P-channel MOS transistor MP5 is connected to the source of the P-channel MOS transistor MP4, the drain of the P-channel MOS transistor MP6 is connected to the source of the P-channel MOS transistor MP3.
The switch group SG2 is provided with interlocking switches S21 and S22, and is connected between the respective drains of the N-channel MOS transistors MN5 and MN6 and the respective sources of the N-channel MOS transistors MN3 and MN4. The switch S21 switches the connection destination of the drain of the N-channel MOS transistor MN5 to either of the sources of the N-channel MOS transistors MN3 and MN4. The switch S22 switches the connection destination of the drain of the N-channel MOS transistor MN6 to either of the sources of the N-channel MOS transistors MN3 and MN4. Therefore, when the drain of the N-channel MOS transistor MN5 is connected to the source of the N-channel MOS transistor MN3, the drain of the N-channel MOS transistor MN6 is connected to the source of the N-channel MOS transistor MN4. Similarly, when the drain of the N-channel MOS transistor MN5 is connected to the source of the N-channel MOS transistor MN4, the drain of the N-channel MOS transistor MN6 is connected to the source of the N-channel MOS transistor MN3.
The switch group SG3 is provided with: a switch S31 whose common node is connected to an input node In+; and a switch S32 whose common node is connected to an output node Vout. A make node of the switch S31 is connected to a common connection node of one of the gates of the N-receiving differential pair transistors and one of the gates of the P-receiving differential pair transistors. A break node of the switch S31 is connected to a common connection node of the other gate of the N-receiving differential pair transistors and the other gate of the P-receiving differential pair transistors. A make node of the switch S32 is connected to the break node of the switch S31 and a break node of the switch S32 is connected to the make node of the switch S31. In other words, differential pair transistors to be connected to the input node In+ and the output node Vout are switched by the switches S31 and S32.
For example, the make node of the switch S31 and the break node of the switch S32 are connected to the gate of the N-channel MOS transistor MN1 and the gate of the P-channel MOS transistor MP1, while the break node of the switch S31 and the make node of the switch S32 are connected to the gate of the N-channel MOS transistor MN2 and the gate of the P-channel MOS transistor MP2.
The constant current source I1 is connected between commonly connected sources of the N-receiving differential pair transistors MN1 and MN2 and the negative power supply voltage VSS. The constant current source I2 is connected between commonly connected sources of the P-receiving differential pair transistors MP1 and MP2 and the positive power supply voltage VDD. The constant current source I3 is a floating current source whose one end is commonly connected to the drain of the P-channel MOS transistor MP3 and the gates of the P-channel MOS transistors MP5 and MP6. The other end of the constant current source I3 is commonly connected to the drain of the N-channel MOS transistor MN3 and the gates of the N-channel MOS transistors MN5 and MN6.
The constant voltage source V1 is connected between the commonly connected gates of the P-channel MOS transistors MP3 and MP4 and the positive power supply voltage VDD. The constant voltage source V2 is connected between the commonly connected gates of the N-channel MOS transistors MN3 and MN4 and the negative power supply voltage VSS. The output buffer amplifier BA is an output buffer circuit having one input node thereof connected to a drain of the P-channel MOS transistor MP4 and the other input node connected to a drain of the N-channel MOS transistor MN4.
Next, operations of the present differential amplifier circuit will be described. In this case, the switch groups SG1 to SG3 are controlled so as to be collectively interlocked. Therefore, the switch groups have only two operational states. The switch group SG1 switches an offset voltage generated due to threshold voltage (VT) variations of the P-channel MOS transistors MP5 and MP6 that are active loads. In a similar manner, the switch group SG2 switches an offset voltage generated due to threshold voltage (VT) variations of the N-channel MOS transistors MN5 and MN6 that are active loads. Furthermore, the switch group SG3 switches between an offset voltage generated due to threshold voltage (VT) variations of the N-receiving differential pair transistors MN1 and MN2 and an offset voltage generated due to threshold voltage (VT) variations of the P-receiving differential pair transistors MP1 and MP2.
In such a circuit architecture, most of the offset voltage of an amplifier circuit is determined by the following four variation factors. That is, (1) the threshold voltage (VT) variations of the active load made up of the P-channel MOS transistors MP5 and MP6, (2) the threshold voltage (VT) variations of the active load made up of the N-channel MOS transistors MN5 and MN6, (3) the threshold voltage (VT) variations of the N-receiving differential pair transistors MN1 and MN2, and (4) the threshold voltage (VT) variations of the P-receiving differential pair transistors MP1 and MP2. Therefore, offset voltages generated by these four factors are respectively switched to reverse polarities with respect to an ideal voltage by switching the switch groups SG1 to SG3 as described above. In other words, if the offset voltage generated by these four factors is denoted by Vos and an input voltage by VIN, then an output voltage VO generated each time a switch is switched may be expressed as VO=VIN±Vos. In this case, depending on the two states of the switch groups, a polarity denoted by “±” becomes “+” in one of the switch states and “−” in the other switch state. The polarity differs according to the intrinsic offset voltage of the amplifier circuit.
Consequently, by switching the switch groups SG1 to SG3, offset voltage is averaged and an ideal voltage is to be outputted.
The switch group SG3 is provided with: a switch S31 that switches a connection destination of a signal inputted from the non-inversion input node In+ to either the transistors MN1 and MP1 or the transistors MN2 and MP2; and a switch S32 that switches a connection destination of a signal outputted from the output node Vout to either the transistors MN1 and MP1 or the transistors MN2 and MP2. As shown in
A gate of the P-channel MOS transistor MP8 is connected to the drain of the P-channel MOS transistor MP4 as one of the input nodes of the output buffer amplifier BA, a source thereof is connected to the positive power source VDD, and a drain thereof is connected to the output node Vout of the output buffer amplifier BA. A gate of the N-channel MOS transistor MN8 is connected to the drain of the N-channel MOS transistor MN4 as the other input node of the output buffer amplifier BA, a source thereof is connected to the negative power source VSS, and a drain thereof is connected to the output node Vout of the output buffer amplifier BA.
A gate of the P-channel MOS transistor MP7 is connected to a constant voltage source node BP1, a source thereof is connected to the gate of the P-channel MOS transistor MP8, and a drain thereof is connected to the gate of the N-channel MOS transistor MN8. The P-channel MOS transistor MP7 determines an idling current of the P-channel MOS transistor MP8.
A gate of the N-channel MOS transistor MN7 is connected to a constant voltage source node BN1, a source thereof is connected to the gate of the N-channel MOS transistor MN8; and a drain thereof is connected to the gate of the P-channel MOS transistor MP8. The N-channel MOS transistor MN7 determines an idling current of the N-channel MOS transistor MN8.
The capacitance C1 functions as a phase compensation capacitance whose one end is connected to the source of the P-channel MOS transistor MP4 and the other end is connected to the output node Vout. The capacitance C2 similarly functions as a phase compensation capacitance whose one end is connected to the source of the N-channel MOS transistor MN4 and the other end is connected to the output node Vout.
The N-channel MOS transistor MN8 and the P-channel MOS transistor MP8 function as a so-called floating constant current source. A method of setting the floating constant current source will be described below.
Since a voltage V(BP1) of the constant voltage source connected to the node BP1 is equal to the sum of a voltage VGS(MP7) between the gate and the source of the P-channel MOS transistor MP7 and a voltage VGS(MP8) between the gate and the source of the P-channel MOS transistor MP8, formula (1) below is true.
V(BP1)=VGS(MP7)+VGS(MP8) (1)
In addition, if a gate width of a transistor is denoted by W, a gate length by L, mobility by μ, a gate oxide film capacitance per unit area by C0, a threshold voltage by VT, and a drain current by ID, then a gate-source voltage VGS may be expressed by the following formula:
When the N-channel MOS transistors MN1 and MN2 making up a differential pair operate as an amplifier, the drain currents of both transistors are equal to one another. Therefore, if a current of the current source I3 is denoted by I3, then respective drain currents thereof can be denoted by I3/2. Typically, a bias voltage to be applied to the nodes BP1 and BN1 are determined such that the drain currents of the P-channel MOS transistor MP7 and the N-channel MOS transistor MN7 making up a floating current source become equal to one another. At this point, the relationship between an idling current Iidle(MP8) of the P-channel MOS transistor MP8 of an output stage and the bias voltage V(BP1) of the node BP1 may be expressed by the following formula. In the formula, β(MP7) denotes β of the P-channel MOS transistor MP7 and β(MP8) denotes β of the P-channel MOS transistor MP8.
Although a specific circuit of a constant voltage source for generating the bias voltage V(BP1) will not be indicated herein, formula (3) can be solved for Iidle(MP8). As the actual formula is extremely complex, the equation will be hereby omitted.
Similarly, a voltage V(BN1) of a constant voltage source connected to the node BN1 is set such that the drain current of the N-channel MOS transistor MN7 and the drain current of the P-channel MOS transistor MP7 become equal to one another.
The floating constant current source is set as described above. In this case, the constant voltage source (voltage V(BN1)) connected to the node BN1 and the constant voltage source (voltage V(BP1)) connected to the node BP1 include two MOS transistors and a constant current source and are therefore more resistant to fluctuations due to element variations. According to the, configuration above, a term “2VT” appears in a formula that expands V(BP1) along the circuit. Since the left side (V(BP1)) of the formula (3) described above includes the same term “2VT” that is included in the right side, the term is cancelled from the left and right sides. A specific circuit example of a constant voltage source is not depicted.
The P-channel receiving differential stage shown in
The N-channel receiving differential stage shown in
Next, a specific example of realizing the aforementioned switches will be described with reference to
Furthermore, as shown in
Moreover, as shown in
As shown in
In addition, as shown in
Furthermore,
A method of selecting the aforementioned switches will now be described. Whether an N-channel MOS transistor, a P-channel MOS transistor, or a circuit combining an N-channel MOS transistor and a P-channel MOS transistor is used as a switch is to be judged depending on a voltage applied to the switch. For example, if a positive power supply voltage is denoted by VDD and a negative power supply voltage by VSS, a P-channel MOS transistor is likely to be used when the voltage applied to the switch is higher than (VDD−VSS)/2. Conversely, an N-channel MOS transistor is likely to be used when the voltage applied to the switch is lower than (VDD−VSS)/2. Furthermore, in cases where operations must take place in the entire input voltage range from VSS to VDD, a circuit combining an N-channel MOS transistor and a P-channel MOS transistor is to be used.
In the circuit example shown in
Next, a specific circuit example of the constant current source I3 described in the first to fourth embodiments will be shown. Since a voltage of both ends of the constant current source I3 can be set without limitation, the constant current source I3 is otherwise referred to as a “floating current source”. For example, as shown in
Respective gates of the N-channel MOS transistors MN21 and MN22 are commonly connected to each other and further connected to a drain of the N-channel MOS transistor MN21. The drain of the N-channel MOS transistor MN21 is connected to the positive power supply voltage VDD via the constant current source I4, while a source thereof is connected to a source of the P-channel MOS transistor MP21. A drain of the N-channel MOS transistor MN22 becomes a current input node of the floating constant current source I3, while a source thereof is connected to a source of the P-channel MOS transistor MP22.
Respective gates of the P-channel MOS transistors MP21 and MP22 are commonly connected to each other and further connected to the drain of the P-channel MOS transistor MP21. The drain of the P-channel MOS transistor MP21 is connected to the negative power supply voltage VSS via the constant current source I3, while a source thereof is connected to the source of the N-channel MOS transistor MN21. A drain of the P-channel MOS transistor MP22 becomes a current output node of the floating constant current source I3, while the source thereof is connected to the source of the N-channel MOS transistor MN22.
A high voltage-side node of the constant voltage source V3 is connected to the gate and the drain of the P-channel MOS transistor MP21 while a low voltage-side node thereof is connected to the negative power supply voltage VSS. The constant current source I4 is inserted between the positive power supply voltage VDD and the gate and the drain of the N-channel MOS transistor MN21, and supplies a constant current.
Next, operations of the floating current source I3 will be described. Strictly speaking, there is a mode in which a current partially leaks from a drain to a substrate depending on a gate-source voltage. However, with a MOS transistor, a drain current is basically equal to a source current. Therefore, the serially-connected N-channel MOS transistor MN21 and P-channel MOS transistor MP21 respectively operate under the same drain current. In other words, a current I4 supplied from the constant current source I4 becomes the drain currents of the respective transistors. Similarly, the respective drain currents of the serially-connected N-channel MOS transistor MN22 and P-channel MOS transistor MP22 are equal to one another.
The constant voltage source V3 provides a bias voltage that determines operating voltages of the P-channel MOS transistor MP21 and the N-channel MOS transistor MN21. The voltage of the constant voltage source V3 is optimally determined such that a source voltage of the P-channel MOS transistor MP21 becomes exactly equal to VDD/2. In this case, it is assumed that the N-channel MOS transistor MN22 and the N-channel MOS transistor MN21 are, configured with the same gate width W/gate length L dimensions, and that the P-channel MOS transistor MP21 and the P-channel MOS transistor MP22 are configured with the same gate width W/gate length L dimensions. The sum of a voltage (VGS(MP21)) applied to the gate-source section of the P-channel MOS transistor MP21 and a voltage (VGS(MN21)) applied to the gate-source section of the N-channel MOS transistor MN21 becomes equal to the sum of a voltage (VGS(MP22)) applied to the gate-source section of the P-channel MOS transistor MP22 and a voltage (VGS(MN22)) applied to the gate-source section of the N-channel MOS transistor MN22. This equation may be expressed as:
VGS(MN21)+VGS(MP21)=VGS(MN22)+VGS(MP22) (4)
Since the gate-source voltage can be expressed as formula (2) as described earlier,
holds true, where βP(MXn) denotes β of an X-channel MOS transistor MXn.
In addition, since the drain current (ID(MN22)) of the N-channel MOS transistor MN22 and the drain current (ID(MP22)) of the P-channel MOS transistor MP22 are equal to one another, consequently,
ID(MN22)=ID(MP22)−I4 (6)
holds true, thereby realizing a floating constant current source.
While the circuit described above has been exemplified herein, another circuit architecture is shown in Japanese Patent Laid-Open No. 2006-319921. In the present invention, the floating current source I3 is not limited to the circuit architecture described above and alternative configurations may be adopted.
The operational amplifier circuit according to the present invention is suitable as an output amplifier of an LCD source driver or an operational amplifier used in a gray scale power supply circuit that determines γ correction. Such operational amplifiers require a circuit with minimal offset voltage, which in turn requires some measures of offsetting cancellation. The present invention realizes a spatial offset cancellation circuit that cancels offset with a simple circuit architecture.
When the operational amplifier according to the present invention is used as an output amplifier of a liquid crystal display source driver or in a gray scale power supply circuit that determines γ correction, switching is performed by a liquid crystal drive signal corresponding to one horizontal period, one frame period, or the like. Accordingly, an offset voltage generated in the operational amplifier is spatially dispersed. As a result, a beautiful image that is superficially free of offset voltage is obtained so as to deceive the human eye. While the presence of an offset voltage creates display defects such as vertical banding, using the operational amplifier circuit according to the present invention enables homogeneous gray scales to be obtained.
Number | Date | Country | Kind |
---|---|---|---|
157812/2008 | Jun 2008 | JP | national |