Claims
- 1. An integrated circuit having an associated package inductance limiting the rate at which current supplied to a power grid of the integrated circuit may change in response to a change in current demand of the integrated circuit and a decoupling capacitance filtering an operating voltage, the integrated circuit comprising:
a regulator circuit coupled to the power grid of the integrated circuit for sourcing current in a first operating state and sinking current a second operating state; the first operating state corresponding to the operating voltage decreasing below a lower trigger voltage indicative of a multicycle increase in current demand of the integrated circuit and the second operating state corresponding to the operating voltage increasing above an upper trigger voltage indicative of a multicycle decrease in current demand of the integrated circuit; the lower trigger voltage being above a minimum safe voltage and the upper trigger voltage being below a maximum safe voltage.
- 2. The integrated circuit of claim 1, wherein the regulator circuit includes at least two capacitors coupled by a switch network, the voltage regulator coupling the at least two capacitors in series to act as a current source in the first operating state and coupling the capacitors in parallel to act as a current sink in the second operating state.
- 3. The integrated circuit of claim 2, wherein the regulator circuit acts as a voltage divider to restore the voltage of the at least two capacitors during a third operating state corresponding to the operating voltage being between the first trigger voltage and the second trigger voltage.
- 4. The integrated circuit of claim 1, wherein the regulator circuit comprises a voltage sensor for measuring the operating voltage, bi-directional current source for sourcing current in the first operating state and for sinking current in the second operating state, and a controller for selecting the operating state of the bi-directional current source by comparing the operating voltage to a target regulated voltage.
- 5. A packaged integrated circuit, comprising:
a microprocessor circuit having a clock and a logic circuit; a package having an associated package inductance for coupling current to the microprocessor circuit; a decoupling capacitor for filtering the voltage of the microprocessor circuit; a regulator circuit formed on the microprocessor circuit, comprising:
a sensor to measure an operating voltage, Vdd with respect to a target voltage Vdd0; a bidirectional current source acting as a current source in a first operating state, a current sink in a second operating state, and having a third operating state in which the bi-directional current source is neither a significant current source nor a significant current sink for the microprocessor circuit; and a controller circuit to select the operating state of the bi-directional current source, the controller selecting the first operating state responsive to the operating voltage being below a first trigger voltage that is less than Vdd0 by a first preselected voltage difference, selecting the second operating state responsive to the operating voltage being above a second trigger voltage, that is greater than Vdd0 by a second preselected voltage difference, and selecting the third operating state when the operating voltage is between the first trigger voltage and the second trigger voltage; the first trigger voltage selected to be greater than a lower safe voltage range and the second trigger voltage selected to be less than an upper safe voltage range.
- 6. The integrated circuit of claim 5, wherein the bi-directional current source comprises at least two capacitors coupled in series in the first operating state, in parallel in the second operating state, and restoring the voltage of the capacitors to a preselected voltage by a voltage divider in the third operating state.
- 7. The integrated circuit of claim 6, wherein the sensor comprises a ladder circuit.
- 8. The integrated circuit of claim 6, wherein the controller circuit comprises a logic driver.
- 9. The integrated circuit of claim 6, further comprising a maintenance circuit for controlling operation of the bi-directional current source in the third operating state.
- 10. For an integrated circuit coupled to an external voltage regulator by a package inductance, a method of maintaining an operating voltage within a safe voltage range in response to a multicycle change in current demand by the integrated circuit, the method comprising:
sensing an operating voltage, Vdd, of the integrated circuit; sinking current on-chip responsive to detecting Vdd being greater than a target operating voltage, Vdd0, by a first pre-selected voltage difference ΔV1; sourcing current on-chip responsive to detecting Vdd being below the target operating voltage, by a second pre-selected voltage difference ΔV2; and responsive to detecting Vdd being within the range Vdd0−ΔV2<Vdd<Vdd0+ΔV1 neither sourcing nor sinking current.
- 11. The method of claim 10, wherein the first and second preselected voltage differences are selected to be greater than a quasi-steady state clock ripple.
- 12. The method of claim 10, wherein the first and second preselected voltage differences correspond to a greater than 1% variation in operating voltage.
- 13. For an integrated circuit coupled to an external voltage regulator by a package inductance limiting the rate at which the external voltage regulator can change the current that it supplies to the integrated circuit and having a decoupling capacitance, a method of using a regulator circuit disposed on the integrated circuit to maintain an operating voltage within a safe voltage range in response to a change in multicycle current demand by the integrated circuit, the method comprising:
sensing an operating voltage, Vdd, of the integrated circuit; responsive to detecting Vdd being greater than a target operating voltage, Vdd0, by a first pre-selected voltage difference ΔV1 indicative of a multicycle decrease in current demand which may result in an overvoltage condition, sinking current on-chip; responsive to detecting Vdd being below the target operating voltage, by a second pre-selected voltage difference ΔV2 indicative of a multi-cycle increase in current demand which may result in an undervoltage condition, sourcing current on-chip; and responsive to detecting Vdd being within the range Vdd0−ΔV2<Vdd<Vdd0+ΔV1 neither sourcing nor sinking current.
- 14. The method of claim 13, wherein the change in multicycle current demand is associated with a change in current required by a logic circuit.
- 15. The method of claim 13, wherein the change in multicycle current demand is associated with a change in current required by a clock circuit.
1. CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is related to the U.S. patent application entitled “Four-State Switched Decoupling Capacitor System For Active Power Stabilizer,” with inventors Robert Paul Masleid, Christoper Giacomotto, and Akihiko Harada and having the same filing date as this application.