The present invention generally relates to optical interconnects and, more particularly, to embedding optoelectronic chips in a substrate.
In optical multi-chip modules, optoelectronic (OE) chips such as a vertical-cavity surface emitting laser or a photodetector are optically coupled with waveguides, lens array connectors, and with optical fibers using 45-degree mirrors formed on or in the waveguides themselves.
However, significant coupling loss occurs at the coupling between OE chips and waveguides and between waveguides and fibers. The coupling loss is usually caused by differences in core size and numerical aperture and by the distance between the components. As the need for high bandwidth densities in chip-to-chip interconnection increase, the loss budget becomes more strict due to a decrease in the photodetector active area and a deterioration of receiver sensitivity.
An optoelectronic device includes an optoelectronic component in a substrate layer. An integrated circuit chip is positioned on the substrate layer. A lens is positioned on the substrate layer directly above the optoelectronic component and above at least part of the integrated circuit chip. The lens has a cut-out portion that accommodates the integrated circuit chip.
A method of forming an optoelectronic device includes removing material in a substrate layer to form a cavity. An optoelectronic component is positioned in the cavity. An integrated circuit chip is positioned on the substrate layer in electrical communication with the optoelectronic component. A lens is positioned on the substrate layer above the optoelectronic component and above at least part of the integrated circuit chip. The lens has a cut-out portion that accommodates the integrated circuit chip.
These and other features and advantages will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.
The following description will provide details of preferred embodiments with reference to the following figures wherein:
Embodiments of the present invention provide compact optoelectronic (OE) chip coupling by embedding the OE chip into the substrate. This enables vertical arrangement of certain components, for example by allowing a driver chip to interface directly with the OE chip and by allowing the OE chip to optically couple with a fiber without any intervening waveguides or mirrors. A cavity is provided in the substrate by, e.g., laser ablation, and a lens structure is provided that fits over the OE chip and the driver chip, conforming to the shape of the driver chip so that the driver chip can be located close to, or in contact with, the OE chip.
Referring now to the drawings in which like numerals represent the same or similar elements and initially to
Embedded within the substrate 102 are a set of wiring layers 104. The wiring layers 104 define a region in the substrate for an OE chip 106 and are used, for example, to confine a laser ablation process to only the region needed for the OE chip 106. In one particular embodiment the wiring layers are formed from copper, but it should be understood that any other appropriate conductor may be used including, e.g., aluminum, silver, gold, etc. The OE chip 106 may have one or more OE components (e.g., vertical-cavity surface-emitting lasers (VCSELs) or photodetectors (PDs) formed on its surface.
Although three wiring layers 104 are shown, it should be understood that as few as two wiring layers may be used—one to define a lower boundary of the region for the OE chip 106 and one to define a perimeter of the region for the OE chip 106. However, because a typical OE chip may have a thickness of about 200 μm, while typical copper layer thickness may be about 10 μm and typical insulating layers may have a thickness of about 10 μm, there may be many such layers.
A driver chip 108 is attached to the substrate 102 by solder balls 109. The driver chip 108 may be connected to the OE chip 106 by one or more transmission lines formed in the substrate 102 or may, alternatively, be directly connected to the OE chip 106 by placing the driver chip 108 with one or more solder balls 109 in direct contact with a contact terminal of the OE chip 106. While it is specifically contemplated that the driver chip 108 has a functional relationship with the OE chip 106 to operate the one or more OE components, it should be understood that the driver chip 108 can be replaced by any appropriate chip or device that would benefit from proximity to the OE chip 106 or to the lens array 110.
A lens array 110 is positioned directly above the OE chip 106. The lens array 110 includes a set of lenses 112, with one respective lens 112 positioned directly above each respective OE component on the OE chip 106. The lens array 110 is designed such that each lens 112 covers the entire light path 114 of the respective OE component (e.g., the lens 112 collects all light emitted by a VCSEL or focuses all received light on the active area of a PD). The lens array 110 has a cut-away portion 116 that accommodates the driver chip 108. It is specifically contemplated that the lens array 110 rests entirely on the substrate 102, with the cut-away portion 116 leaving a gap between the body of the lens array 110 and the driver chip 108. This ensures alignment between the OE chip 106 and the lenses 112, as contact between the lens array 110 and the driver chip 108 might cause mispositioning errors and increase coupling losses. The dimensions of the cut-away portion 116 are determined by the geometry of the light path 114. The driver chip 108 may be moved closer to the OE chip 106 as long as the corresponding cut-away portion 116 does not interfere with the path of the light to or from the OE chip 106.
The optical coupling system 100 can be formed as an integral part of a larger optical or optoelectronic system or may, alternatively, be formed as a discrete module by encapsulating the substrate 102, driver chip 108, and lens array 110 and providing electrical interconnections on and through the substrate 102, such that the system 100 can be mounted on another structure by, e.g., solder ball connections.
In one exemplary embodiment, the OE chip 106 may have a width of about 285 μm, the wiring layers 104 may have a thickness of about 10 μm and may be positioned in the substrate 102 about 30 μm apart. The lens array 110 may have a height from the base of the lens array to a bottom level of the lenses 112 of about 527.5 μm. The driver chip may have a height of about 375 μm. The lenses 112 may have an exemplary diameter of about 250 μm.
It should be noted that the body of the lens array 110 does not act as a waveguide. As used herein, the term waveguide refers to a structure that propagates optical signals by total internal reflection. In contrast, the lens array 110 has dimensions such that the light paths 114 do not reach the lateral sides of the lens array 110 and instead pass entirely through the respective lenses 112. As such, the optoelectronic chip 106 couples to the lenses 112 the coupling losses that result from using waveguide for intra-device transmission.
Referring now to
Referring now to
It is specifically contemplated that laser ablation may be used to remove resin material from the substrate 102, but alternative directional etches, such as a reactive ion etch, may be used in accordance with the material of the substrate. In the example of using laser ablation, the wiring layers 104 stop the laser from removing underling material from the substrate 102. The relative position between cavities 302 can be made highly accurate, for example with hole size accuracy of about ±5 μm and positioning accuracy between the OE chip 106 and the lens array 110 of about ±5 μm.
In the case of laser ablation, it should be understood that some ablation of the wiring layers 104 may occur, but that such ablation takes place at a rate much lower than the ablation of the material of the substrate 102. In addition, although this feature is not shown, some portion of the topmost layer of the substrate 102, above the topmost wiring layer 206, will be ablated.
Referring now to
Referring now to
The resin material 502 is in its uncured state at this stage and is used to fill any gaps that may remain between the OE chip 106 and the sidewalls of the cavity 302. This provides an insulating barrier that prevents subsequent process steps from creating unintended conductive connections to the wiring layers 104. The gap between the OE chip 106 and the sidewalls of the cavity 302 need not be completely filled in an alternative embodiment as long as the opening of the gap at the surface of the substrate 102 is completely covered.
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
In one particular embodiment, optical loss is reduced by about 2.4 dB. For example, about 2 dB loss reduction comes from eliminating four waveguide mirrors at a benefit of about 0.5 dB each, 0.1 dB propagation loss reduction from eliminating the waveguide itself, about 0.1 dB and about 0.2 dB of coupling losses between the waveguide and the VCSEL and between the waveguide and the photodetector respectively. As data rates increase and photodetector diameter decreases, loss can be further decreased by changing the curvature radius and position of the lens array 110.
Referring now to
In one embodiment, block 1803 forms an insulator layer 702 on the interior surface of the cavity 302. In an alternative embodiment, block 1805 forms a sealing layer 602 around a perimeter of the top surface of the optoelectronic chip 106 after the optoelectronic chip 106 is positioned in the cavity 302. The effect of these steps is to seal the wire layers 104 during the formation of interconnects 1202 in block 1806. In an alternative embodiment, the formation of the interconnects 1202 is omitted entirely.
Block 1808 positions the driver chip 108 (or any other appropriate integrated circuit chip) on the substrate 102. In one embodiment, the driver chip 108 is positioned partially overlapping with the optoelectronic chip 106, such that interconnects 1202 are not needed. In another embodiment, the driver chip 108 is offset from the optoelectronic chip 106, with the interconnects 1202 providing electrical communication between the driver chip 108 and the optoelectronic circuit 106.
Block 1810 positions the lens array 110 over the optoelectronic chip 106 and the driver chip 108. This positioning may be aided by additional cavities 1502 that may be formed by block 1802 and that provide a receiving point for a portion of the lens array 110. The lens array 110 rests on the substrate 102 includes a cut-out that accommodates the driver chip 106 without touching the driver chip 106. The lenses 112 of the lens array 110 are positioned directly above respective optoelectronic components 402 of the optoelectronic chip 106.
Having described preferred embodiments of optoelectronic chips embedded in an organic substrate (which are intended to be illustrative and not limiting), it is noted that modifications and variations can be made by persons skilled in the art in light of the above teachings. It is therefore to be understood that changes may be made in the particular embodiments disclosed which are within the scope of the invention as outlined by the appended claims. Having thus described aspects of the invention, with the details and particularity required by the patent laws, what is claimed and desired protected by Letters Patent is set forth in the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
7306959 | Liu | Dec 2007 | B2 |
20020110952 | Gris | Aug 2002 | A1 |
20110007998 | Yamamoto et al. | Jan 2011 | A1 |
20120037935 | Yang | Feb 2012 | A1 |
20140002700 | Oishi | Jan 2014 | A1 |
20150138656 | Ahn | May 2015 | A1 |
20150373238 | Tago | Dec 2015 | A1 |
20160223749 | Coolbaugh et al. | Aug 2016 | A1 |
20170097480 | Wang | Apr 2017 | A1 |
Entry |
---|
List of IBM Patents or Patent Applications Treated as Related dated May 24, 2018, 2 pages. |
Number | Date | Country | |
---|---|---|---|
20180269193 A1 | Sep 2018 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15402705 | Jan 2017 | US |
Child | 15988396 | US |