This application is a '371 Application of PCT/EP2018/065092, filed Jun. 7, 2018, by Frederic Yannick Gardes et al. and titled, “Optoelectronic Device and Method of Manufacturing Thereof,” which claims priority to GB 1709213.1 filed Jun. 9, 2017, the entire teachings of which are incorporated herein by reference in their entirety, for all purposes.
The present invention relates to silicon-based optoelectronic devices, particularly electro-absorption modulators or metal-oxide semiconductor capacitor modulators, which include inclined or angled sidewalls.
Photonic interconnection solutions are advantageous over conventional electrical interconnects as they generally have lower energies per bit transferred and high power efficiency at higher date transfer rates. Furthermore, through wavelength division multiplexing, photonic interconnects can reduce interconnection costs by enabling multiple data channels to travel in a single interconnect.
A challenge to be solved is to fabricate micro-scale optoelectronic devices that provide low energies per bit and high power efficiency, whilst also offering high bandwidth density to exploit to the fullest potential wavelength division multiplexing.
Two micro-scale optoelectronic devices of particular interest are electro-absorption modulators (EAM) and metal-oxide semiconductor capacitor (MOSCAP) modulators. EAMs generally operate through the Franz-Keldysh effect, whereby the introduction of an electromagnetic field (e.g. voltage) across a region influences the absorption of light within that region. MOSCAP modulators, in contrast, operate to influence the phase of light passing through the device.
Accordingly, the present invention aims to solve the above problems by providing, in a first aspect, an optoelectronic device, including:
In a second aspect, the invention provides a method of manufacturing an optoelectronic device, having the steps of:
An advantage to this method (and devices produced therefrom) is that an optical device including an inclined sidewall may be manufactured whilst ensuring generally homogenous crystalline planes throughout.
The angle of the interfaces relative to the substrate may equally be described as being equal to or greater than 90° and less than 180°. However as will be appreciated, this describes the same angle in the opposite sense (e.g. counter clockwise as compared to clockwise). The angles may be referred to as angles relative to a surface of the substrate. As will be appreciated, a substrate is a generally planar object and so angles relative thereto may be considered angles relative to the planar surface of the substrate, where a 0° angle would lie along the plane of the substrate. By regrown semiconductor material, it may be meant that the material is provided through blanket or epitaxial growth and then annealed to provide a regrown material.
Optional features of the invention will now be set out. These are applicable singly or in any combination with any aspect of the invention.
The waveguide provided by or formed in part by the regrown semiconductor material may be a ridge waveguide, or a part of a ridge waveguide, with a corresponding slab disposed thereunder. The interface between the regrown semiconductor material and the insulating liner may be located between a region of the slab and the layer disposed above the substrate. The interface between the regrown semiconductor material and the insulating liner may be located between a region of the ridge waveguide and the layer disposed above the substrate. The ridge waveguide may comprise by a combination of a portion of the regrown semiconductor material and a portion of the layer above the substrate, which both extend above the slab in a direction away from the substrate. The regrown semiconductor material may be referred to as an optically active region.
The angle of the inclined interface between the cavity and the insulating liner and/or the inclined interface between the regrown semiconductor material and the insulating liner relative to the substrate may be greater than 0° and less than 90°.
The angles may be as measured in a plane perpendicular to a light guiding direction of the waveguide.
The layer disposed or provided above the substrate may be a silicon layer, the regrown semiconductor material may be a silicon and germanium waveguide, and/or the blanket layer may be a germanium blanket layer. Alternatively, at least part of the waveguide may be composed of germanium (Ge) and tin (Sn), and the blanket layer may be a germanium blanket layer. As a further alternative, at least part of the waveguide may be composed of silicon germanium tin (SiGeSn).
The optoelectronic device may further include a second cavity of the silicon layer, wherein the second cavity is filled with SiGe. Prior to annealing the device, the second cavity may contain Ge, which becomes SiGe after annealing.
The device may further include an N doped region of the regrown semiconductor material and a P doped region of the regrown semiconductor material; wherein the N doped region is separated from the P doped region by an undoped region of the regrown semiconductor material (i.e. to form a PIN junction), such that the optoelectronic device is operable as an electro-absorption modulator. The device may further include a first electrode and second electrode, each extending from an uppermost surface of the optoelectronic device to either the N doped region or the P doped region, wherein the N doped region and P doped region are disposed below the first and second electrodes. The device may further include an N+ doped region, comprising a part of the N doped region of the regrown semiconductor material, disposed adjacent to the first electrode; and a P+ doped region, comprising a part of the P doped region of the regrown semiconductor material, disposed adjacent to the second electrode. By P+ or N+, it may be meant that the region comprises dopants at a higher concentration than the P or N doped regions. Moreover, the device may be operable as a photodiode when the N doped region and P doped region are separated by a photon absorption layer (which may be the regrown semiconductor material).
A first doped region of the regrown semiconductor material, adjacent to the interface between the regrown semiconductor material and the insulating liner, may contain a first species of dopant; and a second doped region of the layer disposed above the substrate, that is adjacent to the interface between the cavity and the insulating liner, may contain a second species of dopant; wherein the device further includes: a first electrode, electrically connected to the first doped region; and a second electrode electrically connected to the second doped region; whereby the optoelectronic device is operable as a MOS-type capacitor.
The device may further include: a third doped region of the regrown semiconductor material containing a heavy level of dopants of the first species; a fourth doped region of the layer above the substrate containing a heavy level of dopants of the second species; wherein: the first electrode contacts the third doped region; and the second electrode contacts the fourth doped region. By heavily doped, it may be meant that the doping concentration of the regions contacted by the electrodes is substantially larger than the doping concentration of the other regions.
The doped region of the regrown semiconductor material and doped region of the layer above the substrate may extend towards an uppermost surface of the device, thereby providing a ridge waveguide.
The first cavity may be further defined by a bed comprised of a portion of the layer disposed above the substrate which is at the bottom of the cavity and the inclined interface, wherein the insulating liner extends between the bed of the cavity and the regrown semiconductor material. The bed may contain dopants of the second species, and a region of the regrown semiconductor material which opposes the bed across the insulating liner contains dopants of the first species. The bed may be considered the region of the layer above the substrate which provides the lowermost surface of the cavity.
The first cavity may be further defined by a bed, wherein the insulating liner extends between the bed of the cavity and the regrown semiconductor material; and a region of the regrown semiconductor material may extend away from the bed to thereby provide or form part of a ridge waveguide. The region of the regrown semiconductor material and the layer above the substrate may provide the ridge waveguide, and the insulating layer may be positioned at least partially within the ridge waveguide. A doped region of the ridge waveguide may contain dopants of a first species; and a doped region of the bed opposing the waveguide contains dopants of a second species. The doped region of the bed may extend beyond a width of the ridge waveguide. A border of the doped region of the bed may be aligned with the ridge waveguide.
The method may further include the steps of: doping a first region of the regrown semiconductor material with a first species of dopant; doping a second region of the regrown semiconductor material with a second species of dopant; and depositing first and second electrodes which are electrically connected to the first and second regions respectively; wherein the first and second regions are separated by undoped region of the regrown semiconductor material, such that the optoelectronic device is an electro-absorption modulator.
The method may further include the steps of: doping a first region of the regrown semiconductor material adjacent to the interface between the regrown semiconductor material and the insulating liner with a first species of dopant; doping the inclined sidewall of the first cavity with a second species of dopant; and depositing first and second electrodes, which are electrically connected to the first region and the doped inclined sidewall of the first cavity respectively; thereby manufacturing a metal-oxide semiconductor modulator.
The cavity may be further defined by a bed of the layer, and the method may include a step of doping the bed with the second species of dopant.
Further optional features of the invention are set out below.
Embodiments of the invention will now be described by way of example with reference to the accompanying drawings in which:
In the second processing step, shown in
The result, by either method, should be a device as shown in
After the germanium has been deposited, a chemical-mechanical planarization process is performed to remove any germanium which extends above the insulating layer 105.
After the annealing stage, a portion 203 of the capping layer 202 and silicon layer 102 may be removed to produce a ridged waveguide 106. The ridged waveguide 106 extends from a waveguide base 107, the waveguide base 107 including a waveguide sidewall 108 which is at an angle relative to the substrate of greater than 0° but less than 90°.
A development of the device 400 is shown in in
In this embodiment, a region 409 of the regrown semiconductor material 402 is heavily doped in comparison to the other regions of the regrown semiconductor material. A first electrode 411 is then connected to this heavily doped region 409. Similarly, a region 410 of the silicon layer 403 is heavily doped in comparison to the other regions of the silicon layer. A second electrode 412 is then connected to this heavily doped region.
A variant device 500 is shown in Figure SA. The device comprises a BOX layer 501, upon which is disposed a silicon layer 503. The silicon layer is capped with a capping layer 504. As with the device 400 discussed above, a regrown semiconductor material 502 is provided in a waveguide cavity of the silicon layer 503, and a ridge 507 of the waveguide is formed of both a portion of the regrown semiconductor material 502, a portion 508 of the silicon layer, and a portion of the insulating liner. However, in contrast to the devices described above, a part or bed 513 of the silicon layer 503 extends under the regrown semiconductor material 502 i.e. not all of the silicon layer was etched away when producing the waveguide cavity. Therefore the insulating layer 505 extends from a sidewall 508 of the silicon layer and underneath the SiGe waveguide 502 between the waveguide and the part 513 of the silicon layer.
In this embodiment, a region 509 of the SiGe waveguide 502 is heavily doped in comparison to the other regions of the SiGe waveguide (for example, it is N++ doped). A first electrode 511 is then connected to this heavily doped region 509. Similarly, a region 510 of the silicon layer 503 is heavily doped in comparison to the other regions of the silicon layer. A second electrode 512 is then connected to this heavily doped region.
A further variant device 540 is shown in
In this embodiment, a region 609 of the SiGe waveguide 602 is heavily doped in comparison to the other regions of the SiGe waveguide. A first electrode 611 is then connected to this heavily doped region 609. Similarly, a region 610 of the silicon layer 603 is heavily doped in comparison to the other regions of the silicon layer. A second electrode 612 is then connected to this heavily doped region.
A variant device 640 is shown in
The examples disclosed herein use silicon, germanium, and silicon germanium (SiGe). However, tin, germanium, germanium tin (GeSn), and silicon germanium tin SiGeSn can equally be used in any of the examples discussed above.
In the examples disclosed above, there may be a further silicon layer (also referred to as a silicon handle layer) disposed below the buried oxide layer.
While the invention has been described in conjunction with the exemplary embodiments described above, many equivalent modifications and variations will be apparent to those skilled in the art when given this disclosure. Accordingly, the exemplary embodiments of the invention set forth above are considered to be illustrative and not limiting. Various changes to the described embodiments may be made without departing from the spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
1709213 | Jun 2017 | GB | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/EP2018/065092 | 6/7/2018 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2018/224621 | 12/13/2018 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
6845198 | Montgomery et al. | Jan 2005 | B2 |
7276770 | Goushcha et al. | Oct 2007 | B1 |
7657130 | Shastri et al. | Feb 2010 | B2 |
7697793 | Webster et al. | Apr 2010 | B2 |
7751654 | Lipson et al. | Jul 2010 | B2 |
8014636 | Shubin et al. | Sep 2011 | B2 |
8450186 | Rong et al. | May 2013 | B2 |
8520984 | Webster et al. | Aug 2013 | B2 |
9310629 | Patel et al. | Apr 2016 | B2 |
9360688 | Patel et al. | Jun 2016 | B2 |
20070105335 | Fitzgerald | May 2007 | A1 |
20130163919 | Cho | Jun 2013 | A1 |
20140233878 | Goi et al. | Aug 2014 | A1 |
20140363120 | Stephens et al. | Dec 2014 | A1 |
20150055910 | Liang | Feb 2015 | A1 |
20150362673 | Zheng et al. | Dec 2015 | A1 |
20170299902 | Yu et al. | Oct 2017 | A1 |
20200200969 | Gardes et al. | Jun 2020 | A1 |
Number | Date | Country |
---|---|---|
102004007251 | Sep 2005 | DE |
2733513 | May 2014 | EP |
2813873 | Dec 2014 | EP |
WO-2004-106986 | Dec 2004 | WO |
WO-2015-062456 | May 2015 | WO |
WO-2015-161207 | Oct 2015 | WO |
WO-2015-185750 | Dec 2015 | WO |
WO-2018-224621 | Dec 2018 | WO |
Entry |
---|
International Search Report & Written Opinion, prepared by the International Searching Authority European Patent Office, International Application No. PCT/EP2018/065092, dated Oct. 1, 2018, 12 pages. |
Intellectual Property Office, Search Report on German Application No. GB1709213.1, dated Nov. 20, 2017, 3 pages. |
“A high-speed silicon optical modulator based on a metal-oxide-semiconductor capacitor”; Liu A, Jones R, Liao L, et al., Letters to Nature, 4 pages. |
Silicon MOS Optical Modulator, http://www.nec.co.jp/press/en/1003/images/2302-01-01.pdf, 1 page. |
Silicon MOS Optical Modulator, Appendix, 1 page. |
“Scaling and Optimization of MOS Optical Modulators in Nanometer SOI Waveguides”; Vittorio M. N. Passaro et al., IEEE, Jul. 2008, 8 pages. |
“High-performance MOS-capacitor-type Si optical modulator and surface-illumination-type Ge photodetector for optical interconnection”; Junichi Fujikata et al. JJAP, 6 pages. |
“Next Generation Device Grade Silicon Germanium on Insulator”; Callum G. Littlejohns et al., Scientific Reports, 6 pages. |
“High Speed NRZ and PAM Optical Modulation Using CMOS Photonics”, Bipin D. Dama et al., Mar. 2012, 15 pages. |
Grabska et al., “Multi composition GeSi tuneable concentration silicon-germanium wire structures for CMOS photonics.” IEEE 16th International Conference on Group IV Photonics (GFP), Aug. 2019, 2 pages. |
Grabska et al., “Silicon-germanium alloys for photonics applications”, Photonics North, Quebec City, Canada, May 2019, 19 pages. |
Grabska et al., “SiGe compound for compact high speed electroabsorption modulators” PSCS Zepler Institute Day, Southampton, 1 page. |
Grabska et al., “Multi composition GeSi tuneable concentration silicon-germanium wire structures for CMOS photonics”, Enlighten Conference 2019, 1 page. |
Grabska et al., “CMOS photonics”, Enlighten Conference 2018, 1 page. |
Grabska et al., “Silicon-Germanium for photonics applications”, Silicon Photonics Summer School, Ghent, Belgium, 2016, 1 page. |
Number | Date | Country | |
---|---|---|---|
20200200969 A1 | Jun 2020 | US |