This application claims the benefit of Taiwan application Serial No. 95100237, filed Jan. 3, 2006, the subject matter of which is incorporated herein by reference.
1. Field of the Invention
The invention relates to an OLED display and, and more particularly to an output stage circuit of a data driver for the OLED display.
2. Description of the Related Art
A conventional approach to the previously described issue is to enlarge the width of the power line 130. However, a wide power line consumes a large circuit area, which increases the cost.
The invention is directed to an OLED display and an output stage circuit of a data driver for the OLED display, wherein the voltage drop issue is eliminated without a wide power line.
According to a first aspect of the present invention, an output stage circuit of a data driver for a display is provided. The circuit includes a current mirror having a first transistor and a current source on a reference current path, having a second transistor on an output current path, wherein the reference and output current paths are commonly coupled to a power line, a capacitor having a first end coupled to the power line and a second end coupled to a gate of the second transistor, a first switch cutting off the output current path during a first period, and a second switch coupling the second end of the capacitor to the current source during the first period.
The invention will become apparent from the following detailed description of the preferred but non-limiting embodiments. The following description is made with reference to the accompanying drawings.
The circuits 2221 to 222n have a similar circuit structure. For clarity, the following explanation is only made to the circuit 2221.
The circuit 2221 includes PMOS transistors T1 and P12 on the output current path wherein the data current I1 flows, a capacitor C1, and a PMOS transistor P11. The capacitor C1 has a first terminal d11 coupled to receive the supply voltage Vdd, and a second terminal d12 coupled to a gate G0 of the transistor T0. The transistor P11 substantially acts as a switch, and has a drain D11 coupled to the second terminal d12 of the capacitor C1, a source S11 coupled to the current source 224 of the current source circuit 221, and a gate G11 receiving a first control signal Ctrl1. The transistor T1 has a drain D1 coupled to receive the supply voltage Vdd, a gate G1 coupled to the second terminal d12 of the capacitor C1, and a source S1 coupled to a drain D12 of the transistor P12. The transistor P12 also acts as a switch, and has a gate G12 receiving a second control signal Ctrl21, and a source S12 outputting the data current I1. It is noted that the transistors P11˜Pn1 receive the same control signal Ctrl1 while the transistors P12˜Pn2 respectively receive control signals Ctrl21˜Ctrl2n.
In a period Ts2 wherein the data driver outputs data currents for red pixels, the first control signal Ctrl1 turns off the transistors P11 to Pn1. The period Ts2 is divided into a sub-period Tdp wherein the pixels are pre-discharged and pre-charged, and a sub-period Tpwm wherein the pixels are driven by the data current from the data driver. In the sub-period Tdp, the control signals Ctrl21 to Ctrl2n turns off the transistors P12-Pn2. In the sub-period Tpwm, the control signals Ctrl21˜Ctrl2n acts as PWM signals having pulse widths corresponding to values of the pixels to be driven. It is noted that the capacitors C1 to Cn retain the drain-gate voltages of the transistors T1˜Tn at (Vdd−V0) during the sub-period Tpwm. Thus, the voltage drops on the power line has no impact on the magnitude of the data currents, which ensures their uniformity.
While the invention has been described by way of example and in terms of a preferred embodiment, it is to be understood that the invention is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.
Number | Date | Country | Kind |
---|---|---|---|
95100237 | Jan 2006 | TW | national |