This application claims the benefit of Republic of Korea Patent Application No. 10-2018-0067669 filed on Jun. 12, 2018, which is incorporated by reference in its entirety.
The present document relates to a display device of an active matrix type.
Flat display devices are widely used not only as a monitor of a desktop computer, but also as a portable computer such as a lap computer, a personal digital assistant PDA or a mobile terminal, owing to their advantages in downsizing and lightening. The flat display devices includes a liquid crystal display LCD, a plasma display panel PDP, an organic light emitting display, and so on. Especially, the organic light emitting display of an active matrix type including an organic light emitting diode OLED has the advantages of high response speed, large luminous efficiency, high brightness and wide viewing angle.
The organic light emitting display adopts an external compensation scheme to improve display quality. The external compensation scheme compensates for driving characteristic deviations among pixels by sensing pixel voltages or pixel currents reflecting the driving characteristics (or electric characteristics) of pixels and modulating input image data based on the sensing results.
Sense driving for pixels is performed within the vertical blank period during which an input image is not written. The vertical blank period is much shorter than the vertical active period during which the input image is written. Since in a conventional sense driving method the driving characteristics for the pixels in one pixel line are sensed within one vertical blank period, the total time required for the updated compensation which senses and compensates for all pixel lines is inevitably prolonged. The time required for the updated compensation increases as the area of the display panel increases and the resolution increases. There is a need for a new scheme capable of reducing the time required for the updated compensation while maintaining the accuracy of compensation in an organic light emitting display device having a large area and a high resolution.
Accordingly, an objective of the present disclosure is to provide the organic light emitting display device and the driving method for the same which can reduce the time required for the updated compensation.
The organic light emitting display device according to an embodiment of the present disclosure comprises: an input unit configured to receive image data input at a variable frame frequency; a sensing control unit configured to generate a sensing control signal for sensing pixels to which the image data is to be applied, in a vertical blank period varying according to the variable frame frequency; and a TFT compensating unit configured to sense driving characteristics of a driving element included in the pixels according to the sensing control signal to output a first sensing result, wherein among one variable frame period, a vertical active period for applying the image data to the pixels is fixed and the vertical blank period in which no image data is applied to the pixels is varied according to the variable frame frequency.
And, the method of driving an organic light emitting display device according to another embodiment of the present disclosure comprises an input step of receiving image data input at a variable frame frequency, and fixing a vertical active period in which the image data exists and varying a vertical blank period in which no image data exists among one variable frame period which varies according to the variable frame frequency; a sensing control step of generating a sensing control signal for sensing pixels to which the image data is to be applied in the vertical blank period varying according to the variable frame frequency; and a TFT compensating step of sensing driving characteristics of a driving element included in the pixels according to the sensing control signal to output a first sensing result.
The accompanying drawings, which are included to provide a further understanding of the present disclosure and are incorporated in and constitute a part of this specification, illustrate embodiments of the present disclosure and together with the description serve to explain the principles of the present disclosure. In the drawings:
The advantages and features of the present disclosure and methods of accomplishing the same may be understood more readily by reference to the following detailed descriptions of exemplary embodiments and the accompanying drawings. The present disclosure may, however, be embodied in many different forms and should not be construed as being limited to the exemplary embodiments set forth herein. Rather, these exemplary embodiments are provided so that this disclosure will be thorough and complete and will fully convey the concept of the present disclosure to those skilled in the art, and the present disclosure is defined by the appended claims.
The shapes, sizes, percentages, angles, numbers, etc. shown in the figures to describe the exemplary embodiments of the present disclosure are merely examples and not limited to those shown in the figures. Like reference numerals denote like elements throughout the specification. When the terms ‘comprise’, ‘have’, and the like are used, other parts may be added as long as the term ‘only’ is not used. The singular forms may be interpreted as the plural forms unless explicitly stated.
The elements may be interpreted to include an error margin even if not explicitly stated.
When the position relation between two parts is described using the terms ‘on’, ‘over’, ‘under’, ‘next to’ and the like, one or more parts may be positioned between the two parts as long as the term ‘immediately’ or ‘directly’ is not used.
It will be understood that, although the terms first, second, etc., may be used to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another element. Thus, a first element referred to below may be a second element within the scope of the present disclosure.
Like reference numerals substantially denote like elements throughout the specification.
In this specification, the pixel circuit and the gate driver formed on the substrate of a display panel may be implemented by a thin film transistor (TFT) of an n-type MOSFET structure, but the present disclosure is not limited thereto so the pixel circuit and the gate driver may be implemented by a TFT of a p-type MOSFET structure. The TFT or the transistor comprises three electrodes including a gate, a source, and a drain. The source is an electrode for supplying a carrier to the transistor. Within the TFT the carrier begins to flow from the source. The drain is an electrode from which the carrier exits the TFT. That is, the carriers in the MOSFET flow from the source to the drain. In the case of the n-type MOSFET NMOS, since the carrier is an electron, the source voltage has a voltage lower than the drain voltage so that electrons can flow from the source to the drain. In the n-type MOSFET, a current direction is from the drain to the source because electrons flow from the source to the drain. On the other hand, in the case of the p-type MOSFET PMOS, since the carrier is a hole, the source voltage has a voltage higher than the drain voltage so that holes can flow from the source to the drain. In the p-type MOSFET, a current direction is from the source to the drain because holes flow from the source to the drain. It should be noted that the source and drain of the MOSFET are not fixed. For example, the source and drain of the MOSFET may vary depending on the applied voltage. Therefore, in the description of the present disclosure, one of the source and the drain is referred to as a first electrode, and the other one of the source and the drain is referred to as a second electrode.
Hereinafter, various embodiments of the present disclosure will be described in detail with reference to the accompanying drawings. In the following embodiments, an electroluminescent display device will be described mainly with respect to an organic light emitting display device including organic light emitting material. However, the present disclosure is not limited to the organic light emitting display device, but may be applied to an inorganic light emitting display device including inorganic light emitting material.
In describing the present disclosure, detailed descriptions of well-known functions or configurations related to the present disclosure will be omitted to avoid unnecessary obscuring the present disclosure.
Referring to
A plurality of data lines 15, reference voltage lines 16 and a plurality of gate lines 16 are laid in the display panel 10. Pixels PXL may be disposed in an area where the plurality of data lines 15, reference voltage lines 16, and a plurality of gate lines 16 cross each other on the display panel 10. The pixel array such as
In the pixel array, the pixels PXL may be separated line by line based on one direction. For example, the pixels PXL may be separated into a plurality of pixel lines Line 1 to line 4 each of which is extended along a direction (or a horizontal direction) in which the gate lines are extended. Here, the pixel line does not mean a physical signal line, but an aggregate of pixels PXL arranged adjacent to each other along the horizontal direction. So, the pixels PXL comprising a same pixel line may be connected to a same gate line 17.
In the pixel array, each pixel PXL may be connected to a digital-analog converter (DAC) 121 via the data line 15 and connected to the reference voltage line 16 through a sensing unit (SU) 122. The reference voltage line 16 may be further connected to the DAC 121 to supply a reference voltage. The DAC 121 and the SU 122 may be embedded in the data driver 12, but are not limited thereto.
In the pixel array, each pixel PXL may be connected to a high voltage power source EVDD via a high voltage power line 18. And, each pixel PXL may be connected to the gate driver 13 via the gate line 17(1)-17(4).
In the pixel array, the pixels may include the pixels of a first color, the pixels of a second color and the pixels of a third color pixels, and may further comprise the pixels of a fourth color. The first to fourth colors may be different from each other and each of the first to fourth colors may be one of red, green, blue and white.
Each pixel PXL may be implemented as such
The OLED is a light emitting element. The OLED may include an anode electrode connected to a source node Ns, a cathode electrode connected to an input terminal of a low voltage power source EVSS, and an organic compound layer disposed between the anode electrode and the cathode electrode. The driving TFT DT is a driving element. The driving TFT DT controls a driving current flowing through the OLED according to the voltage difference between a gate node Ng and a source node Ns. The driving TFT DT comprises a gate electrode connected to the gate node Ng, a first electrode connected to the input terminal of the high voltage power source EVDD, and a second electrode connected to the source node Ns. The storage capacitor Cst is connected between the gate node Ng and the source node Ns to store the voltage between the gate and source electrodes of the driving TFT DT.
The first switch TFT ST1 turns on the current flow between the data line 15 and the gate node Ng according to a gate signal SCAN(k), to apply to the gate node Ng the data voltage charged in the data line 15. The first switch TFT ST1 comprises a gate electrode connected to the gate line 17(k), a first electrode connected to the data line 15, and a second electrode connected to the gate node Ng. The second switch TFT ST2 turns on the current flow between the reference voltage line 16 and the source node Ns according to the gate signal SCAN(k), to apply to the source node Ns the reference voltage charged in the reference voltage line 16 or to transfer the voltage of the source node Ns determined by a pixel current to the reference voltage line 16. The second switch TFT ST2 is equipped with a gate electrode connected to the gate line 17(k), a first electrode connected to the reference voltage line 16 and a second electrode connected to the source node Ns.
Such a pixel structure is merely an example. The technical idea of the present disclosure is not limited to a pixel structure or the like.
The timing controller 11 may generate data control signals DDC for controlling operation timings of the data driver 12 and gate control signals GDC for controlling operation timings of the gate driver 13 based on timing signals such as a vertical synchronization signal Vsync, a data enable signal DE, and so on input from a host system 14. The gate control signals GDC include a gate start signal, gate shift clocks, and the like. The gate start signal activates a first stage of the gate driver 13. The gate shift clocks control the operations and outputs of the stages of the gate driver 13. The data control signals DDC includes a source start pulse, a source sampling clock, and a source output enable signal, and the like. The source start pulse controls a data sampling start timing of the data driver 12. The source sampling clock controls a sampling timing of data based on a rising or falling edge. The source output enable signal controls an output timing of the data driver 12.
The timing controller 11 may sense the driving characteristics of pixels in real-time during displaying image, by controlling the timings of display driving and sense driving for the pixel lines of the display panel 10 based on the timing control signals GDC and DDC.
Here, the sense driving means the operations in which sensing data is written to the pixels PXL arranged on a specific pixel line to sense the driving characteristics of the pixels PXL and the compensation values for compensating for the changes of the driving characteristics of the pixels PXL based on the sensing results are updated. Hereinafter, the operation for writing the sensing data to the pixels PXL disposed in a specific pixel line during the sense driving is referred to as a Sensing Data Writing SDW driving.
The display driving means the operations in which input image data is written to pixel lines in one frame to reproduce the input image on the display panel 10. The operation for writing the input image data to the pixel lines is referred to as an Image Data Writing IDW driving.
The timing controller 11 may implement the IDW driving in a vertical active period among one frame and implement the SDW driving in a vertical blank period among one frame during which the IDW driving is not performed.
When a frame frequency is varied according to input image, the timing controller may receive image data according to the variable frame frequency. Here, in one frame period varying according to the variable frame frequency, the vertical active period for applying the image data exists to the pixels may be fixed, while the vertical blank period in which no image data is applied to the pixels may vary according to the variable frame frequency. The length of the vertical blank period may be varied in inverse proportion to the speed of the variable frame frequency. At this time, the timing controller 11 may reduce the time required for the updated compensation by increasing the number of sensing times the SDW driving is performed (i.e., the number of the pixel lines to be sensed) as the length of the variable vertical blank period becomes longer.
The timing controller 11 may utilize the SDW driving based on the variable vertical blank period in first and second compensating modes. The first compensating mode only compensates for only the driving characteristic change of the driving TFT DT within the variable vertical blank period. On the other hand, the second compensating mode compensates for both the driving characteristic change of the driving TFT DT and the OLED, and selectively compensates for the driving characteristic change of the driving TFT DT and the OLED according to the length of the variable vertical blank period. If the first compensating mode is adopted, only the updated compensation may be quickly processed for the driving TFT DT. Since the updated compensation for both of the driving TFT DT and the OLED can be processed when the second compensating mode is adopted, the second compensating mode is more advantageous in terms of the accuracy of compensation.
The gate drier 13 generates gate signals SCAN based on the gate control signals DDC from the timing controller 11. The gate driver may sequentially supply the gate signals SCAN for IDW to the gate lines 17 to implement the IDW driving. The gate driver may sequentially supply the gate signals SCAN for SDW to the gate lines 17 to implement the SDW driving or may supply the gate signals SCAN for SDW in a non-sequential manner Especially, in the case of the non-sequential supply, it is possible to solve the problem that the pixel line on which the SDW driving is performed is recognized as a line dim.
The gate driver 13 may be embedded in a non-display area NA of the display panel 10 in accordance with a gate driver in panel scheme GIP.
The data driver 12 includes a plurality of DACs 121 and a plurality of sensing units (SU) 122. The DAC 121 converts input image data into the data voltage for IDW Vdata and sensing data into the data voltage for SDW Vdata based on the data control signals DDC output from the timing controller 11. The DAC 121 generates the reference voltage to be applied to the pixels PXL.
The DAC 121 may output the data voltage for IDW Vdata to the data lines 15 and the reference voltage to the reference voltage lines 16 in synchronization with the gate signals for IDW SCAN, for implementing the IDW driving.
The DAC 121 sets up the pixel line to be sensed by outputting the data voltage for SDW Vdata to the data lines 15 and the reference voltage to the reference voltage lines 16 in synchronization with the gate signal SCAN for SDW, for implementing the SDW driving. The sensing units SUs 122 sense the pixel currents flowing through the pixels PXL of the pixel lines to be sensed via the reference voltage lines 16. After completing the sensing, the DAC 121 restores the display state of the sensed pixel line to be same as the state immediately before the sensing, by outputting the restoring voltage for SDW to the data lines 15 in synchronization with the gate signal SCAN for SDW, thereby preventing the sensed pixel line from being viewed as a line dim. The restoring voltage for SDW may be the data voltage Vdata for IDW.
Referring to
Referring
The timing controller 11 may increase the number of sensing times RT# per frame within the vertical blank period VBP that varies according to the variable frame frequency. For example, the number of sensing times per frame may be larger when the frame frequency is 60 Hz as compared with the case where the frame frequency is 144 Hz.
Referring to
Referring to
When the frame frequency is 120 Hz, the vertical front porch section included in the vertical blank period VBP is 1.39 msec, the number of sensing times RT# per frame is 4, and the time required for the updated compensation is 72 seconds.
When the frame frequency is 100 Hz, the vertical front porch section included in the vertical blank period VBP is 3.06 msec, the number of sensing times RT# per frame is 6, and the time required for the updated compensation is 24 seconds.
When the frame frequency is 90 Hz, the vertical front porch section included in the vertical blank period VBP is 4.17 msec, the number of sensing times RT# per frame is 10, and the time required for the updated compensation is 21 seconds.
When the frame frequency is 80 Hz, the vertical front porch section included in the vertical blank period VBP is 5.56 msec, the number of sensing times RT# per frame is 13, and the time required for the updated compensation is 18 seconds.
When the frame frequency is 60 Hz, the vertical front porch section included in the vertical blank period VBP is 9.72 msec, the number of sensing times RT# per frame is 22, and the time required for the updated compensation is 14 seconds.
As the frame frequency increases, the vertical front porch section included in the vertical blank period VBP becomes longer. This is because the vertical active period is fixed based on the fastest frame frequency and the remaining vertical active period is used as the vertical front porch section. At this time, if the SDW driving is further performed using the increased vertical blank interval VBP, the number of sensing times RT# per frame may be increased. The increase in the number of sensing times RT# per frame means the increase in the number of sensing lines to be sensed per frame. So, as the number of sensing times RT# per frame increases, the time required for the updated compensation for all pixel lines becomes shorter. When the time required for the updated compensation is shortened, the driving characteristic change of pixels may be compensated quickly and the reliability and accuracy of the compensation may be enhanced.
Referring to
Referring to
Referring to
Specifically, the timing controller 11 may include an input unit 111, a sensing control unit 112, and a TFT compensating unit 113 to compensate for only the driving characteristic change of the driving TFT DT within the variable vertical blank period, and may further include a data processing unit 114.
The input unit 111 receives image data transmitted in accordance with a variable frame frequency from the host system. At this time, among one frame period varied according to the variable frame frequency, the vertical active period in which the image data exists is fixed based on the fastest frame frequency in the predetermined frame frequency range. On the other hand, the vertical blank period in which no image data exists varies according to the variable frame frequency. As describe above, since the image data is transmitted in synchronization with the pixel clock fixed based on the fastest frame frequency, the vertical active period may be fixed.
The sensing unit 112 generates a control signal for sensing the characteristics of the pixels to which the image data is to be written, within the vertical blank period whose length varies according to the variable frame frequency. The sensing unit 112 may recognize the variable vertical blank period based on a vertical synchronization signal Vsync toggling at intervals of one variable frame period and the data enable signal DE for informing the presence of image data. So, it is advantageous to simplify circuit logic by eliminating the need for a separate frequency detector in the timing controller 11.
The TFT compensating unit 113 senses the driving characteristics of the driving TFT included in the pixels according to the sensing control signal and outputs a first sensing result. The driving characteristics of the driving TFT may include the threshold voltage of the driving TFT and/or the electron mobility of the driving TFT. The threshold voltage and electron mobility are important factors determining the driving current flowing through the driving TFT. So, if compensating for the change of the threshold voltage and electron mobility, the reliability of the driving TFT is improved. At this time, the sense driving frequency according to the operation of the TFT compensating unit 113 is set to be the same regardless of the length of the vertical blank period. In this way, there is no increase in power with increasing frequency, which enables it easy to reduce power consumption.
The data processing unit 114 may compensate for the driving characteristic change of the pixels, that is the driving characteristic change of the driving TFT by modulating the image data based on the first sensing result.
In this way, the length of the vertical blank period varies in inverse proportion to the speed of the variable frame frequency, and as the length of the vertical blank period becomes longer the number of sensing times per frame increases as shown in
Referring to
Specifically, the timing controller 11 may include an input unit 121, a sensing control unit 122, a frequency detecting unit 123, a selecting unit 124, a TFT compensating unit 125, and an OLED compensating unit 126, and may further include a data processing unit 127, in order to compensate for both the driving characteristic change of the driving TFT DT and the driving characteristic change of the OLED within a variable vertical blank period.
The input unit 121 receives image data transmitted in accordance with a variable frame frequency from the host system. At this time, among one frame period varied according to the variable frame frequency, the vertical active period in which the image data exists is fixed based on the fastest frame frequency in the predetermined frame frequency range, on the other hand, the vertical blank period in which no image data exists varies according to the variable frame frequency. As describe above, since the image data is transmitted in synchronization with the pixel clock fixed based on the fastest frame frequency, the vertical active period may be fixed.
The sensing control unit 122 generates a control signal for sensing the characteristics of the pixels to which the image data is to be written, within the vertical blank period whose length varies according to the variable frame frequency.
The frequency detecting unit 123 may be a counter and detect a variable frame frequency by counting the vertical blank periods using the counter.
The selecting unit 124 selectively activates the operations of the TFT compensating unit 125 and the OLED compensating unit by comparing the detected frame frequency with a predetermined reference value. The selecting unit 124 activates the operation of the TFT compensating unit 125 when the detected frame frequency is equal to or greater than the reference value, and activates the operation of the OLED compensating unit 126 when the detected frame frequency is less than the reference value. When the range of the variable frame frequency is 60 Hz to 144 Hz, the reference value may be for example 90 Hz, but limited thereto.
The TFT compensating unit 125 senses the driving characteristics of the driving
TFT included in the pixels according to the sensing control signal to output a first sensing result. The driving characteristics of the driving TFT may include at least one of the threshold voltage and the electron mobility of the driving TFT.
The OLED compensating unit 126 senses the driving characteristics of the OLED included in the pixels according to the sensing control signal to output a second sensing result. The driving characteristics of the OLED may include the operating point voltage of the OLED. The operating point voltage is an important factor determining the light-emitting timing of the OLED. So if the operating point voltage is compensated for, the reliability of the OLED is improved.
Meanwhile, the sense driving frequency according to the operations of the TFT compensating unit 125 and the OLED compensating unit 126 is set to be the same regardless of the length of the vertical blank period. In this way, there is no increase in power with increasing frequency, which enables it easy to reduce power consumption.
The data processing unit 127 may compensate for the driving characteristic change of the pixels, that is the driving characteristic change of the driving TFT and the OLED by modulating the image data based on the first sensing result or the second sensing result.
In this way, the length of the vertical blank period varies in inverse proportion to the speed of the variable frame frequency, and as the length of the vertical blank period increases the number of sensing times per frame increases as shown in
The pixel according to the present disclosure was described with respect to
The sensing unit of the present disclosure may be implemented by a current integrator like the sensing unit SU in
Referring to
Referring to
In the writing section, the first switch Si is turned on and the amplifier AMP operates as a unit gain buffer with a gain of 1. In the writing section, the input terminals (+) and (−), the output terminal and the reference voltage line 16 are all initialized to the reference voltage Vpre.
In the writing section, the first switch TFT ST1 is turned on and the data voltage Vdata for sensing which is synchronized with a sensing data enable signal SDE is applied to the gate node Ng through the data line 15. In the writing section, the second switch TFT ST2 is turned on, so the source node NS is initialized to the reference voltage Vref. Accordingly, the pixel current corresponding to the voltage difference (Vdata−Vref) between the gate node Ng and the source node Ns flows through the driving TFT DT. However since the amplifier AMP continuously operates as a unit gain buffer in the writing section, the voltage of the output terminal maintains the reference voltage Vref.
In the sensing & sampling section, the first and second switch TFTs ST1 and ST2 maintain their turn-on states and the first switch Si is turned off, so the amplifier AMP operates as a current integrator to integrate the pixel current flowing through the driving TFT DT. In the sensing & sampling section, as sensing time elapses, that is as the amount of accumulated current increases, the voltage difference between both ends of the integrating capacitor Cfb increases owing to the pixel current input the inverting input terminal (−) of the amplifier AMP. Since the inverting input terminal (−) and the non-inverting terminal (+) of the amplifier AMP are shorted to each other via a virtual ground so the voltage difference therebetween is 0, the potential of the inverting input terminal (−) maintains the reference voltage Vref regardless of the increase in the voltage difference of the integrating capacitor Cfb in the sensing & sampling section. Instead, the potential of the output terminal of the amplifier AMP is lowered corresponding to the voltage difference between both ends of the integrating capacitor Cfb. With this principle, the pixel current input through the reference voltage line 16 during the sensing&sampling section is accumulated as a voltage value through the integrating capacitor Cfb. Since the falling slope of the output value of the current integrator increases as the pixel current input through the reference voltage line 16 increases, the magnitude of the sensing voltage becomes smaller as the pixel current becomes larger. That is, the voltage difference between the reference voltage Vref and the sensing voltage becomes larger in proportion to the pixel current. In the sensing&sampling section, the sensing voltage is stored to a sampling circuit during the second switch S2 maintains its turn-on state and then input to ADC. The sensing voltage is converted into a digital value by the ADC and then output to a data processor.
The integrating capacitor Cfb included in the current integrator is smaller in its capacitance than the line capacitor (parasitic capacitor) existing in the reference voltage line 16 by a factor of a hundred, so the time required to reach the sensing voltage is remarkably shortened. The current sensing method of the present disclosure can integrate and sample the pixel current of the driving TFT DT within shortened time, so sensing time can be greatly shortened.
Meanwhile, the sensing unit SU may sense the pixel current while not emitting the OLED when sensing the driving characteristics of the driving TFT DT, and may sense the pixel current while emitting the OLED when sensing the driving characteristics of the OLED.
Referring to
The data enable signal DE synchronized with the image data is activated only in the vertical active period, and the sensing data enable signal SDE synchronized with the sensing data is activated only in the vertical blank period.
According to the present disclosure, the SDW driving for the plurality of pixel lines is possible in one vertical blank period since the vertical blank period can be extended.
As described above, the present disclosure varies the vertical blank period according to a frame frequency and may increase the number of sensing times for sensing the driving characteristics of pixels by using the variable vertical blank period. Accordingly, the present disclosure can reduce the time required for the updated compensation and quickly compensate for the driving characteristic change of the pixels, thereby greatly increasing the reliability and accuracy of compensation.
Throughout the description, it should be understood by those skilled in the art that various changes and modifications are possible without departing from the technical principles of the present disclosure. Therefore, the technical scope of the present disclosure is not limited to the detailed descriptions in this specification but should be defined by the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2018-0067669 | Jun 2018 | KR | national |