This application claims priority under 35 U.S.C. § 119 to Korean Patent Application No. 10-2018-0032571, filed on Mar. 21, 2018 in the Korean Intellectual Property Office (KIPO), the disclosure of which is incorporated by reference herein in its entirety.
Exemplary embodiments of the inventive concept relate generally to an organic light emitting display device.
Flat panel display (FPD) devices are widely used as display devices of electronic devices because FPD devices are relatively lightweight and thin compared to cathode-ray tube (CRT) display devices. Examples of FPD devices include liquid crystal display (LCD) devices, field emission display (FED) devices, plasma display panel (PDP) devices, and organic light emitting display (OLED) devices. OLED devices have been spotlighted as next-generation display devices because they have various advantages such as a wide viewing angle, a rapid response speed, low thickness, low power consumption, etc.
A pixel of the OLED device may include a driving transistor that generates a driving current. The pixel may further include additional components for compensating for a threshold voltage of the driving transistor and initializing an anode of an organic light emitting diode to improve display defects such as luminance deviation.
The transistors included in the pixel may be degraded by a voltage flowing through the lines in the organic light emitting display panel as a usage time of the OLED device passes. When the threshold voltage of the transistor is changed because of the degradation of the transistor, luminance of an image displayed on a display panel may decrease.
According to an exemplary embodiment of the inventive concept, an organic light emitting display device may include a display panel including a plurality of pixels, a plurality of scan lines, a plurality of data lines, a first power voltage providing line, a second power voltage providing line, and a plurality of emission control lines, and a panel driver configured to provide a scan signal, a data voltage, a first power voltage, a second power voltage, and an emission control signal to drive the plurality of pixels. Each of the plurality of pixels may include a first transistor including a first electrode coupled to a first node, a second electrode coupled to a second node, and a gate electrode coupled to a third node, a second transistor including a gate electrode configured to receive the scan signal, a first electrode configured to receive the data voltage, and a second electrode coupled to the first node, a storage capacitor including a first electrode configured to receive the first power voltage and a second electrode coupled to the third node, a third transistor including a gate electrode configured to receive the scan signal, a first electrode coupled to the third node, and a second electrode coupled to the second node, a maintain capacitor coupled to the third node, where the maintain capacitor is configured to maintain a gate voltage of the first transistor during an emission period of a corresponding pixel, a fourth transistor including a gate electrode configured to receive the emission control signal, a first electrode coupled to the first power voltage providing line, and a second electrode coupled to the first node, a fifth transistor including a gate electrode configured to receive the emission control signal, a first electrode coupled to the second node, and a second electrode coupled to a fourth node, and an organic light emitting diode including a first electrode coupled to the fourth node and a second electrode configured to receive the second power voltage.
In an exemplary embodiment of the inventive concept, the maintain capacitor may include a first electrode that receives the data voltage and a second electrode coupled to the third node.
In an exemplary embodiment of the inventive concept, each of the plurality of pixels may further include a maintain transistor including a gate electrode configured to receive the emission control signal, a first electrode coupled to the second electrode of the maintain capacitor, and a second electrode coupled to the third node.
In an exemplary embodiment of the inventive concept, the maintain transistor may turn on in response to the emission control signal during the emission period of the corresponding pixel.
In an exemplary embodiment of the inventive concept, the maintain capacitor may include a first electrode configured to receive a third power voltage and a second electrode coupled to the third node.
In an exemplary embodiment of the inventive concept, the third power voltage may be a constant voltage having a predetermined voltage level.
In an exemplary embodiment of the inventive concept, the maintain capacitor may include a first electrode coupled to the first node and a second electrode coupled to the third node.
In an exemplary embodiment of the inventive concept, the display panel may further include an initialization control line, an initialization voltage providing line, and a bypass line, and the panel driver may provide an initialization control signal and a bypass signal to drive the plurality of pixels.
In an exemplary embodiment of the inventive concept, each of the plurality of pixels further may include a sixth transistor including a gate electrode configured to receive the initialization control signal, a first electrode coupled to the third node, and a second electrode coupled to a fifth node, and a seventh transistor including a gate electrode configured to receive the bypass signal, a first electrode coupled to the fifth node, and a second electrode coupled to the fourth node.
In an exemplary embodiment of the inventive concept, one frame cycle may include a first initialization period that initializes the gate electrode of the first transistor, a second initialization period that initializes the first electrode of the organic light emitting diode, a writing period in which the data voltage is stored in the storage capacitor, and the emission period in which the organic light emitting diode emits light.
According to an exemplary embodiment of the inventive concept, an organic light emitting display device may include a display panel including a plurality of pixels, a plurality of scan lines, a plurality of data lines, a first power voltage providing line, a second power voltage providing line, a plurality of emission control lines, and a plurality of scan control lines coupled to the plurality of pixels, and a panel driver configured to provide a scan signal, a data voltage, a first power voltage, a second power voltage, an emission control signal, and a scan control signal to drive the plurality of pixels. Each of the plurality of pixels may include a first transistor including a first electrode coupled to a first node, a second electrode coupled to a second node, and a gate electrode coupled to a third node, a second transistor including a gate electrode coupled to a fourth node, a first electrode configured to receive the data voltage, and a second electrode coupled to the first node, a storage capacitor including a first electrode configured to receive the first power voltage and a second electrode coupled to the third node, a third transistor including a gate electrode coupled to the fourth node, a first electrode coupled to a fifth node, and a second electrode coupled to the second node, a fourth transistor including a gate electrode configured to receive the emission control signal, a first electrode coupled to the first power voltage providing line, and a second electrode coupled to the first node, a fifth transistor including a gate electrode configured to receive the emission control signal, a first electrode coupled to the second node, and a second electrode coupled to a sixth node, and an organic light emitting diode including a first electrode coupled to the sixth node and a second electrode configured to receive the second power voltage. Each of the plurality of pixels arranged in a first column of the plurality of pixels may include a first scan control transistor including a gate electrode configured to receive the scan control signal, a first electrode coupled to the scan line, and a second electrode coupled to the fourth node, and a second scan control transistor including a gate electrode configured to receive the scan control signal, a first electrode coupled to the third node, and a second electrode coupled to the fifth node.
In an exemplary embodiment of the inventive concept, the first scan control transistor may block the scan signal provided to the gate electrode of the third transistor in response to the scan control signal during an emission period of a corresponding pixel.
In an exemplary embodiment of the inventive concept, the second scan control transistor may block a connection between the storage capacitor and the first electrode of the third transistor in response to the scan control signal during an emission period of a corresponding pixel.
In an exemplary embodiment of the inventive concept, the scan control signal may be an inversion signal of the emission control signal.
In an exemplary embodiment of the inventive concept, the display panel further may include an initialization control line, an initialization voltage providing line, and a bypass line. The panel driver may provide an initialization control signal and a bypass signal to drive the plurality of pixels.
In an exemplary embodiment of the inventive concept, each of the plurality of pixels may include a sixth transistor including a gate electrode configured to receive the initialization control signal, a first electrode coupled to the fifth node, and a second electrode coupled to a seventh node, and a seventh transistor including a gate electrode configured to receive the bypass signal, a first electrode coupled to the seventh node, and a second electrode coupled to the sixth node.
In an exemplary embodiment of the inventive concept, one frame period may include a first initialization period that initializes the gate electrode of the first transistor, a second initialization period that initializes the first electrode of the organic light emitting diode, a writing period during which the data voltage is stored in the storage capacitor, and an emission period during which the organic light emitting diode emits light.
In an exemplary embodiment of the inventive concept, the first scan control transistor may provide the scan signal to the second transistor and the third transistor by turning on in the initialization period, the second initialization period, and the writing period.
In an exemplary embodiment of the inventive concept, the second scan control transistor may couple the gate electrode of the first transistor and the first electrode of the third transistor by turning on in the first initialization period, the second initialization period, and the writing period.
In an exemplary embodiment of the inventive concept, the first scan control transistor and the second scan control transistor may turn on in the emission period.
According to an exemplary embodiment of the inventive concept, a pixel of an organic light emitting display device may include a first transistor including a first electrode coupled to a first node, a second electrode coupled to a second node, and a gate electrode coupled to a third node, a second transistor including a gate electrode configured to receive a scan signal, a first electrode configured to receive a data voltage, and a second electrode coupled to the first node, a storage capacitor including a first electrode configured to receive a first power voltage and a second electrode coupled to the third node, a third transistor including a gate electrode configured to receive the scan signal, a first electrode coupled to the third node, and a second electrode coupled to the second node, a maintain capacitor coupled to the third node, wherein the maintain capacitor is configured to maintain a gate voltage of the first transistor during an emission period of the pixel, a fourth transistor including a gate electrode configured to receive a emission control signal, a first electrode coupled to the first power voltage providing line, and a second electrode coupled to the first node, a fifth transistor including a gate electrode configured to receive the emission control signal, a first electrode coupled to the second node, and a second electrode coupled to a fourth node, and an organic light emitting diode including a first electrode coupled to the fourth node and a second electrode configured to receive a second power voltage.
The above and other features of the inventive concept will be more clearly understood by describing in detail exemplary embodiments thereof with reference to the accompanying drawings.
Exemplary embodiments of the inventive concept provide an organic light emitting display device capable of improving display quality by maintaining a gate voltage of a gate electrode of a driving transistor during an emission period.
Exemplary embodiments of the inventive concept also provide an organic light emitting display device capable of improving display quality by blocking a scan signal provided to a pixel during an emission period.
Hereinafter, exemplary embodiments of the inventive concept will be explained in detail with reference to the accompanying drawings Like reference numerals may refer to like elements throughout this application.
Referring to
The display panel 110 may include a plurality of pixels PX. The display panel 110 may include a plurality of scan lines, a plurality of data lines, a first power voltage providing line, a second power voltage providing line, and a plurality of emission control lines coupled to the pixels PX. The display panel 110 may further include an initialization control line, an initialization voltage providing line, and a bypass line.
Each of the pixels PX may include a first transistor, a second transistor, a storage capacitor, a third transistor, a maintain capacitor, an organic light emitting diode, a fourth transistor, and a fifth transistor. Each of the pixels PX may further include a sixth transistor and a seventh transistor.
The first transistor may generate a driving current in response to a data voltage DATA (e.g., the first transistor may be a driving transistor.) The second transistor may transfer the data voltage DATA provided through the data line in response to a scan signal GW provided through the scan line. The storage capacitor may be coupled between the first power voltage providing line and a gate electrode of the first transistor, and store the data voltage DATA. The third transistor may compensate a threshold voltage of the first transistor in response to the scan signal GW. The maintain capacitor may be coupled to the gate electrode of the first transistor and maintain a gate voltage of the first transistor during an emission period P4 of the pixel PX. The organic light emitting diode may emit light based on the driving current during the emission period P4. The fourth transistor and the fifth transistor may provide the driving current to the organic light emitting diode in response to an emission control signal EM provided through the emission control line. The sixth transistor may transfer an initialization voltage VINIT provided through the initialization providing line in response to an initialization control signal GI provided through the initialization control line. The seventh transistor may transfer the initialization voltage VINIT provided through the initialization voltage providing line to an anode electrode of the organic light emitting diode in response to a bypass signal GB provided through the bypass line.
Referring to
In the emission period P4 of the organic light emitting display device 100, the third transistor may turn off, and the fourth and fifth transistors may turn on. In the emission period P4 of the organic light emitting display device 100, the scan signal GW having a turn-off level may be provided to the third transistor, and the emission control signal EM having a turn-on level may be provided to the fourth and fifth transistors. Here, the turn-off level is a voltage level that turns off the third transistor. A turn-on level is a voltage level that turns on the fourth and fifth transistors. For example, when the third through fifth transistors included in each of the pixels PX are each implemented as a P-channel Metal Oxide Semiconductor (PMOS), the turn-on level may be a low level and the turn-off level may be a high level. Further, when the third through fifth transistors included in each of the pixels PX are each implemented as an N-channel Metal Oxide Semiconductor (NMOS), the turn on level may be a high level and the turn-off level may be a low level. Here, electrons may move through a substrate and form an electric field because of a voltage difference of the scan line that provides the scan signal GW having the turn-off level and the emission control line that provides the emission control signal EM having the turn-on level. Thus, the transistors formed on a substrate may be degraded. When the transistors of the pixel PX are degraded, the threshold voltage of the transistors may be changed. Luminance of the pixel PX may be changed by the change of the threshold voltage of the transistors, and display quality of the display panel 110 may decrease. The pixel PX of the organic light emitting display device 100 of
In exemplary embodiments of the inventive concept, the maintain capacitor may be coupled between the data line and the gate electrode of the first transistor. In exemplary embodiments of the inventive concept, the pixel PX may further include a maintain transistor. The maintain capacitor and the maintain transistor may be coupled between the data line and the gate electrode of the first transistor in series. Here, the maintain transistor may turn on in response to the emission control signal EM during the emission period P4. In exemplary embodiments of the inventive concept, the maintain transistor may be coupled between a third power voltage providing line and the gate electrode of the first transistor. Here, a constant voltage VDC having a predetermined voltage level may be provided through the third power voltage providing line. In exemplary embodiments of the inventive concept, the maintain capacitor may be coupled between a first electrode of the second transistor and the gate electrode of the first transistor. Here, the pixel PX according to an exemplary embodiment of the inventive concept will be described in detail with reference to
The panel driver 120 may provide the scan signal GW, the data signal DATA, a first power voltage ELVDD, a second power voltage ELVSS, and the emission control signal EM. Further, the panel driver 120 may further provide the initialization control signal GI and the bypass signal GB to drive the pixels PX. The panel driver 120 may include a timing controller 121, a scan driver 122, a data driver 123, an emission controller 124, and a power supply 125.
The timing controller 121 may control the scan driver 122, the data driver 123, the emission controller 124, and the power supply 125. The timing controller 121 may provide first through fourth control signals CTL1, CTL2, CTL3, and CTL4 respectively to the scan driver 122, the data driver 123, the emission controller 124, and the power supply 125. In exemplary embodiments of the inventive concept, the timing controller 121 may receive an RGB image signal, a vertical synchronized signal, a horizontal synchronized signal, a main clock signal, and a data enable signal, etc. from an external device (e.g., a graphic controller), and generate the first through fourth control signals CTL1, CTL2, CTL3, and CTL4 based on the above signals and image data IDATA corresponding to the RGB image signal.
The scan driver may provide the scan signal GW, the initialization control signal GI, and the bypass signal GB to the pixels PX of the display panel 110 based on the first control signal CTL1. The scan driver 122 may output the scan signal GW having the turn-on level to the display panel 110 through the scan line during the writing period P3, and may output the scan signal GW having the turn-off level to the display panel 110 through the scan line during the first initialization period P1, the second initialization period P2, and the emission period P4.
In exemplary embodiments of the inventive concept, the scan driver 122 may simultaneously provide the scan signal GW having the turn-on level to the scan lines corresponding to pixel rows during the writing period P3. In exemplary embodiments of the inventive concept, the scan driver 122 may sequentially provide the scan signal GW having the turn-on level to the scan lines corresponding to the pixel rows during the writing period P3.
The scan driver 122 may output the initialization control signal GI having the turn-on level to the display panel 110 through the initialization control lines during the first initialization period P1, and may output the initialization control signal GI having the turn-off level to the display panel 110 through the initialization control line during the second initialization period P2, the writing period P3, and the emission period P4. Further, the scan driver 122 may output the bypass signal GB having the turn-on level to the display panel 110 through the bypass line during the second initialization period P2 and may output the bypass signal GB having the turn-off level to the display panel 110 through the bypass line during the first initialization period P1, the writing period P3, and the emission period P4. Although the scan driver 122 that generates the scan signal GW, the initialization control signal GI, and the bypass signal GB is described with reference to
The data driver 123 may generate the data voltage DATA based on the second control signal CTL2 and the image data IDATA received from the timing controller 121. The data driver 123 may provide the data voltage DATA (e.g., the data signal) to the pixels PX through the data lines during the writing period P3.
The emission controller 124 may provide the emission control signal EM to the emission control lines based on the third control signal CTL3. The emission controller 124 may output the emission control signal EM having the turn-on level to the display panel 110 through the emission control lines during the emission period P4, and the emission control signal EM having the turn-off level to the display panel 110 through the emission control lines during the first initialization period P1, the second initialization period P2, and the writing period P3. In exemplary embodiments of the inventive concept, the emission controller 124 may simultaneously provide the emission control signal EM having the turn-on level to the emission control lines corresponding to the pixel rows during the emission period P4. In exemplary embodiments of the inventive concept, the emission controller 124 may sequentially provide the emission control signal EM having the turn-on level to the emission control lines corresponding to the pixels columns during the emission period P4.
The power supply 125 may provide the first power voltage ELVDD and the second power voltage ELVSS to the display panel 110 through the first power voltage providing lines and the second power voltage providing lines. The first power voltage ELVDD may have one of a first voltage level and a second voltage level. In exemplary embodiments of the inventive concept, the second voltage level may be lower than the first voltage level. The second power voltage ELVSS may be a constant voltage having a predetermined voltage level. In other words, the second power voltage ELVSS may have a direct current (DC) voltage. For example, the second power voltage ELVSS may have a ground voltage or a predetermined negative voltage level. The power supply 125 may provide the initialization voltage VINIT to the display panel 110 through the initialization voltage providing line. The initialization voltage VINIT may be a constant voltage having a predetermined voltage level. The power supply 125 may provide the constant voltage VDC having the predetermined voltage level through the third power voltage providing line when the maintain capacitor is coupled to the third power voltage providing line.
As described above, the organic light emitting display device 100 according to an exemplary embodiment of the inventive concept may maintain the gate voltage applied to the gate electrode of the first transistor during the emission period P4 by including the maintain capacitor. Thus, the luminance that is decreased by the change of the threshold voltage of the transistors included in the pixels PX may be compensated. Therefore, the display quality of the organic light emitting display device 100 may improve.
Referring to
The first transistor T1 may generate the driving current in response to the data voltage DATA. The first transistor T1 may be coupled between a first node N1 and a second node N2 and control the driving current by being coupled to a third node N3. The first transistor T1 may include a first electrode, a second electrode, and a gate electrode. Here, the first electrode may be a source electrode and the second electrode may be a drain electrode. The first electrode of the first transistor T1 may correspond to the first node N1, the second electrode of the first transistor T1 may correspond to the second node N2, and the gate electrode may correspond to the third node N3. The first transistor T1 may generate the driving current in response to the data voltage DATA stored in the storage capacitor CST. The first transistor T1 may provide the driving current to the anode electrode of the organic light emitting diode EL when the fourth transistor T4 and the fifth transistor T5 turn on.
The second transistor T2 may transfer the data voltage DATA provided through the data line in response to the scan signal GW provided through the scan line. The second transistor T2 may be coupled between the data line and the first node N1 and receive the scan signal GW by a gate electrode. The second transistor T2 may include a first electrode, a second electrode, and the gate electrode. The first electrode of the second transistor T2 may be coupled to the data line, the second electrode of the second transistor T2 may correspond to the first node N1, and the gate electrode of the second transistor T2 may be coupled to the scan line. The second transistor T2 may turn on in response to the scan signal GW having the turn-on level. When the second transistor T2 turns on, the data voltage DATA provided through the data line may be provided to the first node N1. The second transistor T2 may turn on in the writing period P3 and transfer the data voltage DATA to the first node N1.
The third transistor T3 may compensate the threshold voltage of the first transistor T1 in response to the scan signal GW provided through the scan line. The third transistor T3 may be coupled between the second node N2 and the third node N3 and receive the scan signal by a gate electrode. The third transistor T3 may have a first electrode, a second electrode, and the gate electrode. The first electrode of the third transistor T3 may correspond to the third node N3, the second electrode of the third transistor T3 may correspond to the second node N2, and the gate electrode may be coupled to the scan line. The third transistor T3 may turn on in response to the scan signal GW having the turn-on level. When the third transistor T3 turns on, the second node N2 and the third node N3 may be coupled and the first transistor T1 may be a diode connection. Thus, the data voltage DATA that includes the threshold voltage of the first transistor T1 may be transferred to the storage capacitor CST. The third transistor T3 may turn on and compensate the threshold voltage of the first transistor T1 in the writing period P3.
The storage capacitor CST may be coupled between the first power voltage providing line and the gate electrode of the first transistor T1, and store the data voltage DATA. The first electrode of the storage capacitor CST may correspond to the third node N3 and the second electrode of the storage capacitor CST may be coupled to the first power voltage providing line. The storage capacitor CST may store the data voltage DATA provided during the writing period P3.
The maintain capacitor CM may be coupled between the data line and the gate electrode of the first transistor T1, and maintain the gate voltage of the first transistor T1 during the emission period P4 of the pixel PX. The maintain capacitor CM may include a first electrode and a second electrode. The first electrode of the maintain capacitor CM may correspond to the third node N3 and the second electrode of the maintain capacitor CM may be coupled to the data line. The maintain capacitor CM may maintain the gate voltage applied to the gate electrode of the first transistor T1 during the emission period P4.
The fourth transistor T4 and the fifth transistor T5 may provide the driving current to the organic light emitting diode EL in response to the emission control signal EM provided through the emission control line. The fourth transistor T4 may be coupled between the first power voltage providing line and the first node N1, and receive the emission control signal EM by a gate electrode. The fourth transistor T4 may include a first electrode, a second electrode, and the gate electrode. The first electrode of the fourth transistor T4 may correspond to the first node N1, the second electrode may be coupled to the first power voltage providing line, and the gate electrode may be coupled to the emission control line. The fourth transistor T4 may turn on in response to the emission control signal EM having the turn-on level. The fourth transistor T4 may turn on and transfer the first power voltage ELVDD to the first electrode of the first transistor T1 in the emission period P4. The fifth transistor T5 may be coupled between the second node N2 and a fourth node N4, and receive the emission control signal EM by a gate electrode. The fifth transistor T5 may include a first electrode, a second electrode, and the gate electrode. The first electrode of the fifth transistor T5 may correspond to the fourth node N4 (e.g., the anode electrode of the organic light emitting diode EL), the second electrode of the fifth transistor T5 may correspond to the second node N2 (e.g., the second electrode of the first transistor T1), and the gate electrode may be coupled to the emission control line. The fifth transistor T5 may turn on and transfer the driving current generated in the first transistor T1 to the anode electrode of the organic light emitting diode EL in the emission period P4.
The sixth transistor T6 may transfer the initialization voltage VINIT provided through the initialization voltage providing line to the gate electrode of the first transistor T1 in response to the initialization control signal GI provided through the initialization control line. The sixth transistor T6 may be coupled between a fifth node N5 and the third node N3, and may receive the initialization control signal GI by a gate electrode. The sixth transistor T6 may include a first electrode, a second electrode, and the gate electrode. The first electrode of the sixth transistor T6 may correspond to the third node N3, the second electrode of the sixth transistor T6 may correspond to the fifth node N5 (e.g., the initialization voltage providing line), and the gate electrode of the sixth transistor T6 may be coupled to the initialization control line. The sixth transistor T6 may turn on in response to the initialization control signal GI. The sixth transistor T6 may turn on and transfer the initialization voltage VINIT to the third node N3 (e.g., the gate electrode of the first transistor T1) so that the gate electrode of the first transistor T1 may be initialized in the first initialization period P1.
The seventh transistor T7 may transfer the initialization voltage VINIT provided through the initialization voltage providing line to the anode electrode of the organic light emitting diode EL in response to the bypass signal GB provided through the bypass line. The seventh transistor T7 may be coupled between the fourth node N4 (e.g., the anode electrode of the organic light emitting diode EL) and the fifth node N5 (e.g., the initialization voltage providing line), and receive the bypass signal GB by a gate electrode. The seventh transistor T7 may include a first electrode, a second electrode, and the gate electrode. The first electrode of the seventh transistor T7 may be coupled to the initialization voltage providing line, the second electrode of the seventh transistor T7 may be coupled to the anode electrode of the organic light emitting diode EL, and the gate electrode of the seventh transistor T7 may be coupled to the bypass line. The seventh transistor T7 may turn on in response to the bypass signal GB having the turn-on level. The seventh transistor T7 may turn on and transfer the initialization voltage VINIT to the anode electrode of the organic light emitting diode EL in the second initialization period P2 so that the anode electrode of the organic light emitting diode EL may be initialized.
The organic light emitting diode EL may emit light based on the driving current during the emission period P4. The organic light emitting diode EL may be coupled between the second electrode of the fifth transistor T5 and the second power voltage providing line. The organic light emitting diode EL may include the anode electrode and a cathode electrode. The anode electrode of the organic light emitting diode EL may be coupled to the second electrode of the fifth transistor T5 and the first electrode of the seventh transistor T7, and the cathode electrode may be coupled to the second power voltage providing line.
Although the pixel PX that includes he first through seventh transistors T1 through T7, implemented as PMOS transistors, is described with reference to
Referring back to
Referring to
Referring to
Referring to
Referring to
As described above, the pixel PX according to an exemplary embodiment of the inventive concept may include the maintain capacitor CM disposed between the data line and gate electrode of the first transistor T1 (e.g., the driving transistor). Thus, the voltage level of the gate voltage applied to the gate electrode of the first transistor T1 may be maintained during the emission period P4.
Referring to
The maintain transistor TM may be coupled between the maintain capacitor CM and the gate electrode of the first transistor T1 (e.g., the third node N3). The maintain transistor TM may include a first electrode, a second electrode, and a gate electrode. The first electrode of the maintain transistor TM may be coupled to the first electrode of the maintain capacitor CM, the second electrode of the maintain transistor TM may correspond to the third node N3, and the gate electrode of the maintain transistor TM may be coupled to the emission control line. The maintain capacitor CM may turn on in response to the emission control signal EM having the turn-on level. The maintain transistor TM may turn on and transfer the voltage stored in the maintain capacitor CM to the gate electrode of the first transistor T1 in the emission period P4.
The maintain transistor TM may turn off in the first initialization period P1, the second initialization period P2, and the writing period P3, and turn on in the emission period P4. When the maintain capacitor CM is coupled to the third node N3 in the first initialization period P1, the second initialization period P2, and the writing period P3, the gate voltage of the gate electrode of the first transistor T1 may be changed because of a coupling phenomenon of the maintain capacitor CM. As described, the maintain transistor TM may turn off in the first initialization period P1, the second initialization period P2, and the writing period P3, and may not couple the maintain capacitor CM and the third node N3. Thus, the change of the gate voltage of the first transistor T1 that occurs due the coupling of the maintain capacitor CM in the first initialization period P1, the second initialization period P2, and the writing period P3 may be prevented. Further, the maintain transistor TM may turn on in the emission period P4 and couple the maintain capacitor CM and the third node N3. Thus, the voltage level of the gate voltage applied to the gate electrode of the first transistor T1 may be maintained.
Although the maintain transistor TM, implemented as a PMOS transistor that is substantially the same as the first through seventh transistors T1 through T7, is described with reference to
Referring to
The maintain capacitor CM may be coupled between the third power voltage providing line and the gate electrode of the first transistor T1. The maintain capacitor CM may include the first electrode and the second electrode. The first electrode of the maintain capacitor CM may correspond to the third node N3 and the second electrode may be coupled to the third power voltage providing line. The constant voltage VDC having a predetermined voltage level may be provided through the third power voltage providing line during the emission period P4. The maintain capacitor CM may maintain the gate voltage applied to the gate electrode of the first transistor T1 during the emission period P4. The third power voltage providing line may be coupled to the voltage supply and may provide the constant voltage VDC to the pixel PX.
Referring to
The maintain capacitor CM may be coupled between the first node N1 and the gate electrode of the first transistor T1. The maintain capacitor CM may include the first electrode and the second electrode. The first electrode of the maintain capacitor CM may correspond to the third node N3 and the second electrode may correspond to the first node N1. The maintain capacitor CM may be coupled to the gate electrode of the first transistor T1 and maintain the voltage level of the gate voltage applied to the gate electrode of the first transistor T1.
Referring to
The display panel 210 may include the plurality of pixels PX, the plurality of scan lines, the plurality of data lines, the first power voltage providing line, the second power voltage providing line, the plurality of emission control lines, and a plurality of scan control lines. The display panel 210 may further include the initialization control line, the initialization voltage providing line, and the bypass line.
Each of the pixels PX may include the first transistor, the second transistor, the storage capacitor, the third transistor, the maintain capacitor, the organic light emitting diode, the fourth transistor, and the fifth transistor. Each of the pixels may further include the sixth transistor and the seventh transistor.
The first transistor may generate the driving current in response to the data voltage DATA. In other words, the first transistor may be the driving transistor of the pixels PX. The second transistor may transfer the data voltage DATA provided through the data line in response to the scan signal GW provided through the scan line. The storage capacitor may be coupled between the first power voltage providing line and a gate electrode of the first transistor, and store the data voltage DATA. The third transistor may compensate a threshold voltage of the first transistor in response to the scan signal GW. The maintain capacitor may be coupled to the gate electrode of the first transistor and maintain the gate voltage of the first transistor during an emission period of the pixel PX. The fourth and fifth transistors may provide the driving current to the organic light emitting diode in response to the emission control signal EM provided through the emission control line. The sixth transistor may transfer the initialization voltage VINIT provided through the initialization voltage providing line to the gate electrode of the first transistor in response to the initialization control signal GI provided through the initialization control line. The seventh transistor may transfer the initialization voltage VINIT provided through the initialization voltage providing line to the anode electrode of the organic light emitting diode in response to the bypass signal GB provided through the bypass line.
Pixels PX1 arranged in a first column of the pixels PX in the display panel 210 may each further include a first scan control transistor and a second scan control transistor. The first scan control transistor may block the scan signal GW provided to a gate electrode of the second transistor and a gate electrode of the third transistor in response to a scan control signal provided through the scan control line during the emission period. The second scan control transistor may block the connection of the storage capacitor and a first electrode of the third transistor in response to the scan control signal during the emission period.
Referring to
As illustrated in
The panel driver 220 may provide the scan signal GW, the data voltage DATA, the first power voltage ELVDD, the second power voltage ELVSS, the emission control signal EM, and the scan control signal GN to drive the pixels PX. Further, the panel driver 220 may provide the initialization control signal GI and the bypass signal GB. The panel driver 220 may include a timing controller 221, a scan driver 222, a data driver 223, an emission controller 224, and a power supply 225.
The timing controller 221 may control the scan driver 222, the data driver 223, the emission controller 224, and the power supply 225. The timing controller 221 may provide the first through fourth control signals CTL1, CTL2, CTL3, and CTL4 to the scan driver 222, the data driver 223, the emission controller 224, and the power supply 225, respectively, and control each of the scan driver 222, the data driver 223, the emission controller 224, and the power supply 225. In exemplary embodiments of the inventive concept, the timing controller 221 may receive an RGB image signal, a vertical synchronized signal, a horizontal synchronized signal, a main clock signal, and a data enable signal, etc. from an external device (e.g., a graphic controller), and generate the first through fourth control signals CTL1, CTL2, CTL3, and CTL4 based on the above signals and image data IDATA corresponding to the RGB image signal.
The scan driver 222 may provide the scan signal GW, the initialization control signal GI, the bypass signal GB, and the scan control signal GN to the pixels PX in the display panel 210 based on the first control signal CTL1. The scan driver 222 may output the scan signal having the turn-on level to the display panel 210 through the scan lines during the writing period P3, and output the scan signal GW having the turn-off level to the display panel 210 through the scan lines during the first initialization period P1, the second initialization period P2, and the emission period P4. In exemplary embodiments of the inventive concept, the scan driver 222 may simultaneously provide the scan signal GW having the turn-on level to the scan lines corresponding to pixel rows during the writing period P3. In exemplary embodiments of the inventive concept, the scan driver 122 may sequentially provide the scan signal having the turn-on level to the scan lines corresponding to the pixel rows during the writing period P3.
The scan driver 222 may output the initialization control signal GI having the turn-on level to the display panel 210 through the initialization control line in the first initialization period P1, and provide the initialization control signal GI having the turn-off level to the display panel 210 through the initialization control line during the second initialization period P2, the writing period P3, and the emission period P4.
Further, the scan driver 222 may output the bypass signal GB having the turn-on level to the display panel 210 through the bypass line during the second initialization period P2 and output the bypass signal GB having the turn-off level to the display panel 210 through the bypass line during the first initialization period P1, the writing period P3, and the emission period P4. Further, the scan driver 222 may output the scan control signal GN that has the turn-on level in the first initialization period P1, the second initialization period P2, and the writing period P3 and may output the scan control signal GN that has the turn-off level in the emission period P3, to the display panel 210 through the scan control lines. Although the scan driver 222 that generates the scan signal GW, the initialization control signal GI, the bypass signal GB, and the scan control signal GN is described with reference to
The data driver 223 may generate the data voltage DATA (e.g., the data signal) based on the second control signal CTL2 and the image data IDATA provided from the timing controller 221. The data driver 223 may provide the data voltage DATA to the pixels PX through the data line during the writing period P3.
The emission controller 224 may provide the emission control signal EM to the emission control lines based on the third control signal CTL3. The emission controller may output the emission control signal EM having the turn-on level to the display panel 210 through the emission control lines during the emission period P4, and output the emission control signal EM having the turn-off level to the display panel 210 through the emission control lines during the first initialization period P1, the second initialization period P2, and the writing period P3. In exemplary embodiments of the inventive concept, the emission controller 224 may simultaneously provide the emission control signal EM having the turn-on level to the emission control lines corresponding to the pixel rows during the emission period P4. In exemplary embodiments of the inventive concept, the emission controller 224 may sequentially provide the emission control signal EM having the turn-on level to the emission control lines corresponding to the pixels columns during the emission period P4.
The power supply 225 may provide the first power voltage ELVDD and the second power voltage ELVSS through the first power voltage providing line and the second power voltage providing line. The first power voltage ELVDD may have one of a first voltage level and a second voltage level. In exemplary embodiments of the inventive concept, the second voltage level may be lower than the first voltage level. The second power voltage ELVSS may be a constant voltage having a predetermined voltage level. In other words, the second power voltage ELVSS may have a direct current (DC) voltage. For example, the second power voltage ELVSS may have a ground voltage or a predetermined negative voltage level.
The power supply 225 may provide the initialization voltage VINIT to the display panel 210 through the initialization voltage providing line. The initialization voltage VINIT may be a constant voltage having a predetermined voltage level.
The power supply 225 may provide the constant voltage VDC having the predetermined voltage level through the third power voltage providing line when the maintain capacitor is coupled to the third power voltage providing line.
As described above, the organic light emitting display device 200 may include the pixels PX1 arranged in the first column that each include the first scan control transistor and the second scan control transistor and block the scan signal GW having the turn-off level from being provided to the pixels PX through the scan lines by turning off the first scan control transistor and the second scan control transistor in the emission period P4. Thus, the degradation of the transistors that occurs due to the electric field generated on the substrate may be prevented. Therefore, the display quality may improve.
Referring to
The first scan control transistor TSC1 may be coupled between the scan line and a gate electrode of the third transistor T3. The first scan control transistor TSC1 may include a first electrode, a second electrode, and a gate electrode. The first electrode may be a source electrode and the second electrode may be a drain electrode. The first electrode of the first scan control transistor TSC1 may correspond to a fourth node N4, the second electrode of the first scan control transistor TSC1 may be coupled to the scan line, and the gate electrode of the first scan control transistor TSC1 may be coupled to the scan control line. The first scan control transistor TSC1 may turn on in response to the scan control signal GN having the turn-on level.
The second scan control transistor TSC2 may be coupled between the storage capacitor CST and a first electrode of the third transistor T3. The second scan control transistor TSC2 may include a first electrode, a second electrode, and a gate electrode. Here, the first electrode may be a source electrode and the second electrode may be a drain electrode. The first electrode of the second scan control transistor TSC2 may correspond to the third node N3, the second electrode of the second scan control transistor TSC2 may correspond to a fifth node N5, and the gate electrode of the second scan control transistor TSC2 may be coupled to the scan control line. The second scan control transistor may turn on in response to the scan control signal GN having the turn-on level.
Referring to
In the first initialization period P1, the first scan control transistor TSC1 and the second scan control transistor TSC2 may turn on in response to the scan control signal GN having the turn-on level, the initialization voltage VINIT may be provided to the third node N3 (e.g., the gate electrode of the first transistor T1), and the gate electrode of the first transistor T1 may be initialized as the voltage level of the initialization voltage VINIT. In the second initialization period P2, the first scan control transistor TSC1 and the second scan control transistor TSC2 may turn on in response to the scan control signal GN having the turn-on level, the initialization voltage VINIT may be provided to the anode electrode of the organic light emitting diode, and the anode electrode of the organic light emitting diode may be initialized as the voltage level of the initialization voltage VINIT. In the writing period P3, the first scan control transistor TSC1 and the second scan control transistor TSC2 may turn on in response to the scan control signal GN having the turn-on level, and the voltage corresponding to a sum of the data voltage DATA and a threshold voltage of the first transistor T1 may be stored in the storage capacitor CST.
Referring to
As described above, the organic light emitting display device 200 may include the first scan control transistor TSC1 and the second scan control transistor TSC2 in the pixels PX1 arranged in the first column of the pixels PX so that the scan signal having the turn-off level provided through the scan line may not be provided and the gate voltage applied to the gate electrode of the first transistor may be maintained. Thus, the display panel may have uniform luminance.
The inventive concept may be applied to a display device and an electronic device having the display device. For example, the inventive concept may be applied to a computer monitor, a laptop, a digital camera, a cellular phone, a smart phone, a smart pad, a television, a personal digital assistant (PDA), a portable multimedia player (PMP), a MP3 player, a navigation system, a game console, a video phone, etc.
As described above, according to exemplary embodiments of the inventive concept, the pixels of the organic light emitting display device may include the maintain capacitor coupled to the gate electrode of the first transistor (e.g., the driving transistor) that maintains the gate voltage applied to the gate electrode of the first transistor during the emission period, so that a decrease of luminance that occurs due to a degradation of the transistors may be prevented. Further, the pixel arranged in the first column of the pixels may include the first scan control transistor and the second scan control transistor that turn off during the emission period, so that the scan signal having the turn-off level may not be provided to the gate electrode of the first transistor. Thus, the gate voltage applied to the gate electrode of the first transistor may be maintained. Therefore, display quality may improve.
While the inventive concept has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by one of ordinary skill in the art that various changes in form and details may be made thereto without departing from the spirit and scope of the inventive concept as set forth by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2018-0032571 | Mar 2018 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
9591715 | Gai et al. | Mar 2017 | B2 |
20060007204 | Reddy et al. | Jan 2006 | A1 |
20140139502 | Han | May 2014 | A1 |
20140353608 | Kim | Dec 2014 | A1 |
20150200239 | Jung | Jul 2015 | A1 |
20160043159 | Kim | Feb 2016 | A1 |
20160103513 | Yang | Apr 2016 | A1 |
20160125798 | Park | May 2016 | A1 |
20160322450 | Lee | Nov 2016 | A1 |
20170076671 | Kim | Mar 2017 | A1 |
20170124941 | Na et al. | May 2017 | A1 |
20170365214 | Tsai | Dec 2017 | A1 |
Number | Date | Country |
---|---|---|
1020060117690 | Nov 2006 | KR |
10-0795810 | Jan 2008 | KR |
1020160032755 | Mar 2016 | KR |
10-1676223 | Nov 2016 | KR |
1020160129157 | Nov 2016 | KR |
1020170081082 | Jul 2017 | KR |
Number | Date | Country | |
---|---|---|---|
20190295470 A1 | Sep 2019 | US |