Oscillator amplitude control network

Information

  • Patent Grant
  • 8035455
  • Patent Number
    8,035,455
  • Date Filed
    Friday, September 29, 2006
    18 years ago
  • Date Issued
    Tuesday, October 11, 2011
    13 years ago
Abstract
An amplitude control circuit (100) can include a peak level detect circuit (102) that generates a peak voltage signal (Vpeak′) based on a peak level of signal Xosc. An amplitude bias control circuit (104) can generate a bias voltage Vbc that can correspond to a peak amplitude of a received oscillator signal Xosc, and can change according to variations in a transistor threshold voltage due to process, operating conditions and voltage.
Description
TECHNICAL FIELD

The present invention relates generally to oscillator circuits, and more particularly to circuits that control the amplitude of an oscillator output signal.


BACKGROUND OF THE INVENTION

In crystal oscillator circuits, a crystal can be driven at its resonant frequency to generate a high quality periodic signal. In such circuits it can be desirable to regulate the amplitude of the oscillator drive signal. Such amplitude regulation can increase the lifetime of the circuit. In addition, regulation can reduce the likelihood of harmonic mode oscillation, which can introduce higher, unwanted frequencies into the oscillator signal.


To better understand various features of the disclosed embodiments, a previously known amplitude control circuit will now be described. An amplitude control circuit is shown in FIG. 4, and designated by the general reference character 400. An amplitude control circuit 400 (or amplitude control loop ACL) can include an input section 402, a conversion section 404, an output drive section 406, and filter section 408. An input section 402 can generate a peak detection voltage representing a peak level of input signals inp and inn. In addition, input section 402 can generate an average current based on such signals.


A peak voltage value can be stored by a capacitor C41 at node 410. Such a value can be applied, via conversion section 404, to output drive section 406. This can generate an output signal at node 412. Such a signal can result in the generation of an output current for controlling an amplifier that drives a crystal.


A circuit like that of FIG. 4 is shown in co-pending provisional patent application Ser. No. 60/506,265, titled AMPLITUDE CONTROL FOR CRYSTAL OSCILLATOR, by Mike McMenamy, filed Sep. 25, 2003 and nonprovisional patent application Ser. No. 10/949,902, filed Sep. 24, 2004, having the same title and inventor.


A drawback to an arrangement like that of FIG. 4 can be that at lower supply voltages, such a circuit may not provide a correct amplitude control.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a block schematic diagram of an amplitude control circuit according to a first embodiment of the present invention.



FIG. 2 is a block schematic diagram of an amplitude control circuit according to a second embodiment of the present invention.



FIG. 3 is a detailed schematic diagram of an amplitude control circuit according to a third embodiment of the present invention.



FIG. 4 is a block schematic diagram of a previously known amplitude control circuit.



FIG. 5 is a detailed schematic diagram of an amplitude control circuit according to a fourth embodiment of the present invention.





DETAILED DESCRIPTION

Various embodiments of the present invention will now be described in detail with reference to a number of drawings. The embodiments show circuits that can serve as amplitude control circuits within oscillator circuits, more particularly, within crystal oscillator circuits.


An amplitude control circuit according to a first embodiment is set forth in block schematic diagram in FIG. 1, and designated by the general reference character 100. An amplitude control circuit 100 can include a peak level detect circuit 102, an amplitude bias control circuit 104, an output amplifier 106, and an amplifier drive current source 108.


A peak level detect circuit 102 can receive an oscillator signal (Xosc) from an oscillator source, such as a crystal, as but one example. A peak level detect circuit 102 can determine a peak voltage value (Vpeak) based on a peak level of signal Xosc. A peak voltage can be a maximum level of a signal Xosc with respect to a predetermined voltage. More particularly, a peak voltage can be a maximum difference of signal Xosc with respect to a power supply level, even more particularly, with respect to a high power supply voltage.


A gain and level shifting circuit 104 can include an input bias control transistor M10, a current mirror that includes M12 and M14, a diode connected load device M13, a first current source 110, a resistance R10, a resistance R12, and a second current source I12. A bias control transistor M10 can have a source connected to a first power supply node 110, a gate connected to the output of the peak level detect circuit 102, and a drain connected to a diode connected transistor M12. A current mirroring transistor M14 can have a source connected to second power supply node 112, its gate connected to diode device M12, and a drain connected to diode connected transistor M13, a resistor R12, and a current source I12. A first current source I10 can provide a current to a resistor R10. Resistance R10 can be connected between current source I10 and a bias control node 114. A resistance R12 can be connected between node 114 and current source I12.


In such an arrangement, in response to a variation in a peak voltage value Vpeak, amplitude bias control circuit 104 can alter a bias control voltage Vbc generated on bias control node 114.


Output amplifier circuit 106 can amplify a bias control voltage Vbc to generate an output signal Vref. In response to voltage Vref, amplifier bias current source 108 can alter a drive bias current I DRIVE, and thereby increase or decrease the amplitude of an oscillating signal.


In the above arrangement, an amplitude bias control circuit 104 can provide selectable bias points for amplitude control according to resistance values R10 and R12. Such an arrangement can enable an amplitude setting (Vbc) to be set with respect to ground. In this way, even at lower supply voltages, a wide range of bias points can be available. This can provide a usable bias point range that is close to a low power supply voltage, which can be advantageous for NMOS type amplifiers.


It is also noted that in an arrangement like that of FIG. 1, a resistance R10 and R12 can be established by a number of resistors, thus dividing up the gate-to-source voltage Vgs seen by n-channel transistors in the circuit. By doing so, effects of process variation on a threshold voltage of M10 can be reduced.


It is noted that in alternate embodiments, a bias control transistor can be a p-channel device, and an amplitude bias control circuit containing such a p-channel device can provide an amplitude bias voltage between a p-channel threshold voltage and a high power supply voltage. Such an arrangement can be advantageous for a PMOS type amplifier.


An amplitude control circuit according to a second embodiment is set forth in block schematic diagram in FIG. 2, and designated by the general reference character 200. An amplitude control circuit 200 can include a peak level detect and level shift circuit 202, an output amplifier 206, an amplifier drive current source 208, and a negative feedback loop 210.


A peak level detect and level shift circuit 202 can generate a bias voltage Vbias that can correspond to a peak amplitude of a received oscillator signal Xosc. A bias voltage Vbias can be dependent upon a threshold voltage of a first conductivity type transistor. That is, variations due to process, operating conditions and voltage that affect such a threshold voltage can be reflected in a resulting bias voltage Vbias.


An output amplifier 206 can include a bias current source I20, a pair of differential transistors P20/P22, and load transistors N20/N22. A bias current source I20 can provide a current source to differential pair P20/P22. A first differential transistor P20 can have a source-drain connected between current source I20 and load device N20, and a gate that receives bias voltage Vbias. A second differential transistor P22 can have a source-drain connected between current source I20 and load device N22, and a gate coupled to negative feedback circuit 210. Load devices N20/N22 can be transistors connected in “diode” configuration (gates coupled to their respective drains). An output voltage Vref can be generated at a regulation voltage node 212 formed at the drain-drain connection of transistors P22 and N22. Transistors N20/N22 can be of the same conductivity type as that utilized to generate the bias voltage Vbias.


In a preferred embodiment, differential transistors P20/P22 can be p-channel transistors, and load devices can be n-channel transistors.


A negative feedback circuit 210 can provide negative feedback for differential transistor P22. In particular, as a potential at node 212 begins to fall (transistor P22 sources less current), negative feedback circuit 210 can lower the potential applied to the gate of transistor P22. Conversely, as a potential at node 212 rises (transistor P22 sources more current), negative feedback circuit 210 can raise the potential applied to the gate of transistor P22. Amplifier drive current source 208 can alter a drive current I DRIVE in response to an output voltage Vref, and thereby increase or decrease the amplitude of an oscillating signal.


In the above arrangement, a voltage generated across diode connected transistor N22 can serve to mirror variations in Vbias, as both are based on the same type transistor. This can remove variations that might otherwise occur when other biasing arrangements are utilized. That is, an amplifier bias on voltage (Vref) can correlate to an amplitude bias voltage Vbias.


The above arrangement can also allow an amplitude control circuit 200 to operate at lower supply potentials as variations in amplifier control Vref are reduced with respect to a bias voltage Vbias.


Referring now to FIG. 3, an amplitude control circuit according to a third embodiment is set forth in a schematic diagram in FIG. 3, and designated by the general reference character 300. An amplitude control circuit 300 can include a peak detect circuit 302, a level shift circuit 304, an amplitude bias circuit 306, an output differential amplifier circuit 308, a feedback and level shifting circuit 310, and a current drive circuit 312. A peak level detect circuit 302 can include current source transistors P30/P32, differential pair transistors P34/P36, load transistors N30/N32, drive transistor N34, and capacitor C30. Current source transistors P30/P32 can receive a bias voltage pbias at a level between a high power supply voltage Vpwr and a low power supply voltage Vgnd. Transistor P30 can provide a bias current to sources of differential pair P34/P36. Transistor P32 can provide a bias current to charge capacitor C30.


Differential transistor P34 can receive an oscillator signal (Xosc) that can vary from a low power supply voltage Vgnd. When transistor P34 turns on, drive transistor N34 can be turned on, driving a voltage stored at node 314 to match the input potential Xosc at its closest excursion to negative supply potential Vgnd. Transistor P36 can have a gate coupled to node 314. In such an arrangement, a voltage at node 314 can be generated by transistor P32 charging capacitor C30. However, when signal Xosc reaches a peak value, transistor N34 can be turned on, discharging node 314 to a peak voltage value.


A level shift circuit 304 can include a first leg formed by transistors P38 and N36, and a second leg formed by transistors P40 and N38. Transistor P38 can have a source connected to a high power supply node 316 and a gate connected to node 314. Transistor N36 can be a load device, connected in a diode configuration with gate and drain connected to the drain of transistor P38 and a source connected to a low power supply node 318. Transistor N38 can have a source connected to a low power supply node 318 and a gate connected to the drain-drain connection of P38/N36. Transistor P40 can be a load device, connected in a diode configuration with gate and drain connected to the drain of transistor N38 and a source connected to a high power supply node 316.


In such an arrangement, a voltage Vpeak can be level shifted to generate a voltage Vhb at a node 320.


An amplitude bias circuit 306 can include a current source transistor P42, an amplitude control transistor N40, resistors R40, R42, R44, and bias transistor N42. Transistor P42 can have a source connected to a high power supply node 316 and a gate that receives bias voltage pbias. Transistor N40 can have a drain connected to a high power supply node 316, a gate connected to a drain of transistor P42, and a source connected to node 320. Resistor R40 can be connected between the gate of transistor N40 and an amplitude bias control node 322. Resistors R42 and R44 can be connected in series between node 322 and node 320. Transistor N42 can have a source-drain path between node 320 and low power supply voltage node 318, and a gate that receives a bias voltage nbias.


An amplitude bias circuit 306 can generate a bias control voltage Vbc at node 322 in the same general fashion as described above in FIG. 1 with respect to item 104. Thus, amplitude bias circuit 306 can provide a bias point with reference to a low power supply voltage Vgnd that is adjustable by positioning node 322 at a selected point within a divided resistance between gate of transistor N40 and node 320. This provides a range of bias setting points with respect to a low power supply voltage Vgnd.


An output differential amplifier circuit 308 can include a differential amplifier circuit that includes a current source transistor P50, differential pair P52/P54, and load transistors N52 and N54. This differential amplifier circuit can operate in the same general fashion as described in FIG. 2 with reference to 204. Thus, a control voltage Vref for establishing an operating current of an amplifier can be generated at node 324 that tracks variations in n-channel devices.


Output differential amplifier circuit 308 also includes input circuitry on both sides of differential pair P52/P54. On an input side (side with transistor P52), input circuitry can include transistors N44/N46, P44/P46/N48 and P48/N50 and resistor R46. Transistor N44 can have a drain connected to a high power supply voltage node 316, a gate coupled to node 322, and transistor N46 can have a drain connected to the source of transistor N44, a gate connected to bias voltage nbias, and a source connected to low power supply voltage 318.


Transistor P44 can have a source connected to a high power supply voltage node 316 and a gate that receives a bias voltage pbias. Transistor P46 has a source connected to the drain of transistor P44 and a gate connected to the drain-drain connection of transistors N44/N46. Transistor N48 can be connected in a diode configuration between the drain of transistor P46 and a low power supply node 318.


Transistor P48 can be connected in a diode configuration to a high power supply node 316. Resistor R46 can be connected between the gate-drain connection of transistor P48 and the drain of transistor N50. Transistor N50 can have a drain connected to resistor R46, a gate connected to the gate/drain connection of transistor N48, and a source connected to a low power supply node 318. A first input of differential pair P52/P54 can be connected to the drain of transistor N50.


On an output side (side with transistor P54), input circuitry can mirror the arrangement of the input side, and include transistors N60/N62, P44/P56/N58 and P48/N56 and resistor R48.


A feedback circuit 310 can include transistor P58, N64 and resistor R50. Transistor P58 can have a source connected to high power supply node 316 and a gate connected to bias voltage pbias. Resistor R50 can be connected between the drain of transistor P58 and node 324, which provides Vref. Transistor N64 has a drain connected to node 324, a gate that receives bias voltage nbias, and a source connected to low power supply node 318.


In such an arrangement, feedback 310 can drive a gate of transistor N60 according to potential Vref.


A current drive circuit 312 can include an n-channel transistor N66 having a drain that provides a current connection for an amplifier, a gate connected to node 324, and a source connected to a low power supply node 318.


In this way, a current lamp can be generated in response to a detected peak voltage according to changes occurring a diode connected n-channel device. Bias levels for generating the current lamp can correlate to a threshold voltage of an-channel device.


Referring now to FIG. 5 an amplitude control circuit according to a fourth embodiment is set forth in a schematic diagram in FIG. 5, and designated by the general reference character 500. An amplitude control circuit can include a peak detector for capturing negative peak voltages 501, a buffer amplifier for the negative peak detector output 502, a peak detector for capturing positive peak voltages 503, a buffer amplifier for the positive peak detector 504, a gain stage 505, an output stage 506, and an amplitude set network 507 for setting the desired value of peak to peak voltage magnitude of the oscillator.


A negative peak detector 501 can be comprised of a p-channel insulated gate field effect transistor (referred to herein as PMOS) input source coupled differential pair P2/P3, with drains connected to drain terminals of n-channel MOS (NMOS) devices of an active load N1/N2 respectively, and biased by current source P1 connected to the common source terminals of devices P2 and P3. The gate of an amplifier device N3 may be connected to the common drains of devices P2 and N1 and have its drain connected to the gate of P3. Negative peak detector circuit 501 can be set to unity gain when the peak detector has input voltages at its input terminals which are nearly equal, with a current source device P4 providing a small “droop” current with its drain connected to the drain of N3 and gate of P3. Load device N2 may be diode connected to set the current in load device N1. A hold capacitor C1 may be connected between the gate of P3, the drain of N3, the drain of and P4 and ground (e.g., a low power supply voltage). The high current available in the drain of N3 allows the negative peak detector 501 to capture input voltages at the gate of P2 when that potential is lower than the hold voltage at the gate of P3, while the small current in the drain of P4 allows the circuit to track diminishing values of negative peak voltages. The ratio of the currents in the drains of devices P1 and P4 may be chosen to set a small droop rate relative to the period of oscillations of the input to the peak detector.


A buffer amplifier 502 may be comprised of a PMOS input source coupled differential pair of transistors P6/P7, with the common source terminal connected to a current source device P5. Input devices P6 and P7 may have their drains connected to the drains of active load devices N4 and N5 respectively. Device N5 may be diode connected to control the current in active load device N4. The common drains of devices P6 and N4 may be connected to the gate of amplifier device N6. The drain of N6 may be connected to the gate of P7, closing the amplifier loop in unity gain. Current source device P8 may have its drain connected to the drain of N6 and the gate of P7, with its current set to one half of the drain current in current source P5, forming a class “A” output operational amplifier with minimal built in input referred offset voltage. Capacitor C2 may be connected between the gate of P7 and the gate of N6 in order to stabilize the closed loop amplifier 502.


A positive peak detector 503 may be comprised of an NMOS source coupled differential pair of transistors N7/N8, with the gate of N7 connected to the input to the amplitude control circuit and transistor P2, a current source device N9 connected to the common sources of devices N7/N8, with the drains of devices N7 and N8 connected to the drains of active load devices P9/P10 respectively. Device P10 may be diode connected to set the current in load device P9. The common drains of devices N7 and P9 may be connected to the gate of an amplifier device P11. P11 may have its drain connected to the gate of device N8 to set unity gain when the input voltages to the positive peak detector are comparable. Current source device N10 may have its drain connected to the gate of N8 and the drain of P11, with its current set to a small “droop” current to allow the peak detector to capture diminishing values of positive peak voltage. Hold capacitor C3 may be connected to the common drains of devices P11 and N10 and the gate of N8 to hold the positive peak voltage.


A buffer amplifier 504 may be connected to the positive peak detector output and realized with devices P12-N13 and C4 identically to that described for buffer amplifier 502.


A resistor R1 may be connected between the outputs of buffer amplifiers 502 and 504, so that the difference voltage between positive and negative peak values of the input to the amplitude regulator may be converted into a current.


A gain stage 505 may be a scaled replica of the output stage of buffer amplifier 504, with the drain of current source device P16 connected to the drain of amplifier device N14, and the gate of N14 connected to the gate of amplifier device N13 in buffer amplifier 504. The common drains of gain stage devices P16 and N14 may be connected to ground through resistor R2. The scale factor between devices N14 and N13, multiplied by the scale factor between resistors R2 and R1, may set the gain of the amplitude regulator. A capacitor may be connected in parallel with resistor R2 to set the dominant pole of the amplitude regulator if desired.


An output stage 506 may be comprised of an input PMOS source coupled transistor pair P18/P19, with the gate of P18 connected to R2 and the common drains of P16 and N14 in gain stage 505. The gate of device P19 may be connected to ground through a resistor R3, and to the drain of a current source device P20, with the product of the drain current of P20 and the resistance of R3 equal to a reference voltage which may be chosen to provide sufficient voltage between the gates of P18/P19 and positive supply for the circuit to function linearly. Current source device P17 may be connected to the common drains of devices P18/P19, and the value of this current will determine the initial value of the current in the amplifier driving the resonant network before oscillation amplitude grows sufficiently to allow the amplitude control circuit to regulate the magnitude of the oscillatory waveform. Diode connected devices N15 and N16 may be connected to the drains of devices P18 and P19 respectively. Output current source device N17 may have its gate connected to the gate-drain of device N15 drain and the drain of P18, and its drain may be connected to output reference diode device P21.


In this implementation an NMOS Pierce oscillator is biased by a PMOS current source which is in turn biased by the voltage on PMOS diode device P21 in the amplitude regulator 500.


An amplitude set network may be implemented with a block of three current DACs 507. Two matched current sources may be connected across the terminals of R1, so that when the gate voltages of P18 and P19 are equal, the output stages of buffer amplifiers 502 and 504 are at balance, neither sinking nor sourcing current through R1, reducing systematic offset in the amplitude regulator 500. A third current source is connected to resistor R2, providing an offset voltage which determines the magnitude of peak to peak oscillations on the resonant network. All three current sources are realized with current digital-to-analog converters (DACs), the currents on the terminals of R1 are equal and of opposite polarity, and the current on R2 is equal to that on R1s terminals multiplied by the ratio of R2 to R1, and all current outputs are controlled by an N bit digital word which sets the magnitude and resolution of available amplitude settings.


It is understood that the embodiments of the invention may be practiced in the absence of an element and or step not specifically disclosed. That is, an inventive feature of the invention can be elimination of an element.


Accordingly, while the various aspects of the particular embodiments set forth herein have been described in detail, the present invention could be subject to various changes, substitutions, and alterations without departing from the spirit and scope of the invention.

Claims
  • 1. An amplitude control circuit, comprising: a first peak detector circuit configured to generate a first peak voltage signal corresponding to a first peak voltage of an input signal, wherein the first peak voltage of the input signal is a largest difference between the input signal and a first reference potential;a second peak detector circuit configured to generate a second peak voltage signal corresponding to a second peak voltage of the input signal, wherein the second peak voltage is a largest difference between the input signal and a second reference potential; andan output differential amplifier comprising a differential pair of output drive transistors of a first conductivity type, each output drive transistor having a drain coupled to a power supply node by a diode connected transistor of a second conductivity type, a first of the output drive transistors having a gate coupled to the first peak voltage signal and at least a first amplitude setting current source.
  • 2. The amplitude control circuit of claim 1, wherein: the at least first peak detector circuit includes a positive peak detector section comprising an input differential pair that includes a first input transistor having a gate coupled to receive the input signal,a second input transistor having a gate coupled to a first terminal of a first hold capacitor, anda peak leveling device that creates a current path between the first terminal of the first hold capacitor and a power supply node in response to the potential at the drain of the first input transistor.
  • 3. The amplitude control circuit of claim 2, wherein: the first and second input transistors comprise p-channel insulated gate field effect transistors; andthe peak level device comprises an n-channel transistor having a gate coupled to the drain of the first input transistor and a drain coupled to the gate of the second input transistor.
  • 4. The amplitude control circuit of claim 2, wherein: the at least first peak detector further includes a negative peak detector section comprising an input differential pair that includesa third input transistor having a gate coupled to receive the input signal,a fourth input transistor having a gate coupled to a first terminal of a second hold capacitor, anda peak level device that creates a current path between the first terminal of the second hold capacitor and a power supply node in response to the potential at the drain of the first input transistor.
  • 5. The amplitude control circuit of claim 4, further including: a first buffer amplifier that buffers a potential at the first terminal of the first hold capacitor; anda second buffer amplifier that buffers a potential at the first terminal of the second hold capacitor.
  • 6. The amplifier control circuit of claim 1, wherein: an amplitude selection section, comprisingan amplitude control transistor having a drain coupled to a first power supply node, a source coupled to the peak voltage signal, anda plurality of resistors coupled in series between the gate of amplitude control transistor and a source of the amplitude control transistor.
  • 7. The amplitude control circuit of 6, wherein: the amplitude control transistor comprises an n-channel transistor, and the first power supply node is a high power supply node.
  • 8. The amplitude control circuit of 6, wherein: the amplitude control transistor comprises a p-channel transistor, and the first power supply node is a low power supply node.
  • 9. The amplitude control circuit of claim 1, wherein: at least a first current source that provides the amplitude setting current source.
  • 10. The amplitude control circuit of claim 9, wherein: the at least first current source comprises a current digital-to-analog converter.
  • 11. An amplitude control circuit, comprising: an amplifier drive current source that provides a drive current in response to a control signal at a control node;an output drive amplifier that generates the control signal in response to an amplitude bias signal;an amplitude setting circuit, comprising at least a first current source that provides a first current, the control node voltage change in response to changes in the first current;a first peak detector circuit that generates a first output voltage at a first hold node corresponding to a first peak voltage of an input signal, the first peak voltage being a largest difference between the input signal and a first reference potential; andsecond peak detector circuit that generates a second output voltage at a second hold node corresponding to a second peak voltage of the input signal, the second peak voltage being a largest difference between the input signal and a second reference potential.
  • 12. The amplitude control circuit of claim 11, wherein: the output drive amplifier comprises a differential pair of output drive transistors of one conductivity type, each output drive transistor having a drain coupled to one of the power supply nodes by a diode connected transistor of another conductivity type, a first of the output drive transistors having a gate coupled to receive the amplitude bias signal, a second of the output drive transistors having a drain that provides the control signal; andthe drive current source comprises a drive transistor having a gate coupled to receive the control signal.
  • 13. The amplitude control circuit of claim 11, wherein: the first peak voltage is coupled to a second peak voltage by a resistance.
  • 14. The amplitude control circuit of claim 11, wherein: the amplitude setting circuit further includesthe first current source being coupled to the first hold node, anda second current source coupled to the second hold node.
  • 15. The amplitude control circuit of claim 11, wherein: the first peak detector circuit and second peak detector each includes a differential amplifier output stage.
  • 16. The amplitude control circuit of claim 11, wherein: the amplitude setting circuit further includes an offset current source coupled to the control node.
  • 17. An amplitude control circuit, comprising: at least a first peak level detect means for detecting a peak voltage of an input signal;amplitude bias means for generating an amplitude bias voltage from a plurality of resistors coupled between a gate and a source of an amplitude bias transistor; andmeans for generating a current control voltage across a diode connected transistor based on amplitude bias voltage.
  • 18. The amplitude control circuit of claim 17, wherein: the means for generating a current control voltage includes differential amplifying means for amplifying the bias voltage to generate the current control voltage.
  • 19. The amplitude control circuit of claim 17, further including: negative feedback means for reducing the current control voltage in response to increasing in the current control voltage and increasing the current control voltage in response to decreases in the current control voltage.
  • 20. The amplitude control circuit of claim 17, further including: the peak level detect means includes differential transistors of a first conductivity type; andlevel shifting means for level shifting a peak voltage signal from the peak level detect means from an input signal generated across a load transistor of a second conductivity type, to an output signal generated across a load transistor of the first conductivity type.
Parent Case Info

This application claims the benefit of U.S. provisional application Ser. No. 60/752,803 filed Dec. 21, 2005, the contents of which are incorporated by reference herein.

US Referenced Citations (247)
Number Name Date Kind
2671896 DeRosa Mar 1954 A
2953780 Goldfischer Sep 1960 A
3569867 Ernst Mar 1971 A
3689754 LeFebre Sep 1972 A
3740588 Stratton et al. Jun 1973 A
3831113 Ahmed Aug 1974 A
3868597 Gollinger Feb 1975 A
3878527 Rensin et al. Apr 1975 A
3940760 Brokaw Feb 1976 A
4013979 Vittoz Mar 1977 A
4061987 Nagahama Dec 1977 A
4121162 Alberkrack et al. Oct 1978 A
4138671 Comer et al. Feb 1979 A
4223524 Nakagawa Sep 1980 A
4230953 Wilcox Oct 1980 A
4242604 Smith Dec 1980 A
4250464 Schade, Jr. Feb 1981 A
4272760 Prazak et al. Jun 1981 A
4344067 Lee Aug 1982 A
4397211 Ferdinand Aug 1983 A
4397945 Shum et al. Aug 1983 A
4479216 Krambeck et al. Oct 1984 A
4492934 Sugimoto Jan 1985 A
4527075 Zbinden Jul 1985 A
4578649 Shupe Mar 1986 A
4588968 Wile May 1986 A
4609884 Kindinger et al. Sep 1986 A
4646031 Fast et al. Feb 1987 A
4689581 Talbot Aug 1987 A
4689740 Moelands et al. Aug 1987 A
4692718 Roza et al. Sep 1987 A
4710730 Doyle, III Dec 1987 A
4736123 Miyazawa et al. Apr 1988 A
4771251 Allen et al. Sep 1988 A
4788466 Paul et al. Nov 1988 A
4797580 Sunter Jan 1989 A
4855683 Troudet et al. Aug 1989 A
4868525 Dias Sep 1989 A
4882549 Galani et al. Nov 1989 A
4943788 Laws et al. Jul 1990 A
4947169 Smith et al. Aug 1990 A
4956618 Ulmer Sep 1990 A
4959557 Miller Sep 1990 A
4970472 Kennedy et al. Nov 1990 A
4977381 Main Dec 1990 A
4980653 Shepherd Dec 1990 A
4996444 Thomas et al. Feb 1991 A
5019729 Kimura et al. May 1991 A
5036294 McCaslin Jul 1991 A
5036300 Nicolai Jul 1991 A
5084685 Moller et al. Jan 1992 A
5095280 Wunner et al. Mar 1992 A
5103675 Komninos Apr 1992 A
5111081 Atallah May 1992 A
5117206 Imamura May 1992 A
5126692 Shearer et al. Jun 1992 A
5132642 Bush et al. Jul 1992 A
5138281 Boudewijns Aug 1992 A
5140197 Grider Aug 1992 A
5142247 Lada, Jr. et al. Aug 1992 A
5144254 Wilke Sep 1992 A
5144264 Chong et al. Sep 1992 A
5148447 Ito Sep 1992 A
5150079 Williams et al. Sep 1992 A
5151613 Satou et al. Sep 1992 A
5175884 Suarez Dec 1992 A
5182528 Zuta Jan 1993 A
5196810 Graether et al. Mar 1993 A
5200751 Smith Apr 1993 A
5202687 Distinti Apr 1993 A
5204559 Deyhimy et al. Apr 1993 A
5204877 Endo et al. Apr 1993 A
5212412 Atriss et al. May 1993 A
5226058 Anderson et al. Jul 1993 A
5235617 Mallard, Jr. Aug 1993 A
5250911 Linder et al. Oct 1993 A
5254955 Saeki et al. Oct 1993 A
5268599 Matsui Dec 1993 A
5289138 Wang Feb 1994 A
5302920 Bitting Apr 1994 A
5304955 Atriss et al. Apr 1994 A
5307071 Arnold et al. Apr 1994 A
5319370 Signore et al. Jun 1994 A
5321319 Mahmood Jun 1994 A
5331296 Davis Jul 1994 A
5345195 Cordoba et al. Sep 1994 A
5347173 McAdams Sep 1994 A
5349544 Wright et al. Sep 1994 A
5355033 Jang Oct 1994 A
5355097 Scott et al. Oct 1994 A
5381116 Nuckolls et al. Jan 1995 A
5384551 Kennedy et al. Jan 1995 A
5386152 Naraki Jan 1995 A
5396245 Rempfer Mar 1995 A
5399994 Siniscalchi et al. Mar 1995 A
5406592 Baumert Apr 1995 A
5408191 Han et al. Apr 1995 A
5412349 Young et al. May 1995 A
5416434 Kootstra et al. May 1995 A
5418497 Martin May 1995 A
5420543 Lundberg et al. May 1995 A
5426384 May Jun 1995 A
5426398 Kuo Jun 1995 A
5428319 Marvin et al. Jun 1995 A
5436938 Pigeon Jul 1995 A
5436939 Co et al. Jul 1995 A
5440305 Signore et al. Aug 1995 A
5446417 Korhonen et al. Aug 1995 A
5446867 Young et al. Aug 1995 A
5451912 Torode Sep 1995 A
5457433 Westwick Oct 1995 A
5459653 Seto et al. Oct 1995 A
5473285 Nuckolls et al. Dec 1995 A
5481179 Keeth Jan 1996 A
5486795 Spence et al. Jan 1996 A
5488627 Hardin et al. Jan 1996 A
5491458 McCune, Jr. et al. Feb 1996 A
5495205 Parker et al. Feb 1996 A
5495207 Novof Feb 1996 A
5506875 Nuckolls et al. Apr 1996 A
5511100 Lundberg et al. Apr 1996 A
5525933 Matsuki et al. Jun 1996 A
5537388 Shinskey Jul 1996 A
5546433 Tran et al. Aug 1996 A
5552748 O'Shaughnessy Sep 1996 A
5554942 Herr et al. Sep 1996 A
5557243 Ho Sep 1996 A
5559502 Schutte Sep 1996 A
5563553 Jackson Oct 1996 A
5565819 Cooper Oct 1996 A
5568097 Holzer Oct 1996 A
5581216 Ruetz Dec 1996 A
5583501 Henrion et al. Dec 1996 A
5589783 McClure Dec 1996 A
5592113 Quiet et al. Jan 1997 A
5594612 Henrion Jan 1997 A
5600280 Zhang Feb 1997 A
5604466 Dreps et al. Feb 1997 A
5608770 Noguchi et al. Mar 1997 A
5610550 Furutani Mar 1997 A
5610955 Bland Mar 1997 A
5614869 Bland Mar 1997 A
5623234 Shaik et al. Apr 1997 A
5625325 Rotzoll et al. Apr 1997 A
5629651 Mizuno May 1997 A
5631920 Hardin May 1997 A
5633766 Hase et al. May 1997 A
5644254 Boudry Jul 1997 A
5666118 Gersbach Sep 1997 A
5668506 Watanabe et al. Sep 1997 A
5670915 Cooper et al. Sep 1997 A
5673004 Park Sep 1997 A
5675813 Holmdahl Oct 1997 A
5682049 Nguyen Oct 1997 A
5684434 Mann et al. Nov 1997 A
5686863 Whiteside Nov 1997 A
5687201 McClellan et al. Nov 1997 A
5689196 Schutte Nov 1997 A
5694087 Ferraiolo et al. Dec 1997 A
5699020 Jefferson Dec 1997 A
5699024 Manlove et al. Dec 1997 A
5703537 Bland et al. Dec 1997 A
5703540 Gazda et al. Dec 1997 A
5703541 Nakashima Dec 1997 A
5726597 Petty et al. Mar 1998 A
5748048 Moyal May 1998 A
5764112 Bal et al. Jun 1998 A
5770965 Gritt, Jr. et al. Jun 1998 A
5774006 Barel et al. Jun 1998 A
5796312 Hull et al. Aug 1998 A
5805909 Diewald Sep 1998 A
5818370 Sooch et al. Oct 1998 A
5821821 Ahdab et al. Oct 1998 A
5825317 Anderson et al. Oct 1998 A
5870004 Lu Feb 1999 A
5870345 Stecker Feb 1999 A
5872464 Gradinariu Feb 1999 A
5892408 Binder Apr 1999 A
5896066 Katayama et al. Apr 1999 A
5896068 Moyal Apr 1999 A
5896069 Williams et al. Apr 1999 A
5898345 Namura et al. Apr 1999 A
5933058 Pinto et al. Aug 1999 A
5939949 Olgaard et al. Aug 1999 A
5943382 Li et al. Aug 1999 A
5999062 Gilbert Dec 1999 A
6005444 Carpelan Dec 1999 A
6025757 Tsukagoshi et al. Feb 2000 A
6052035 Nolan et al. Apr 2000 A
6084452 Drost et al. Jul 2000 A
6104257 Mann Aug 2000 A
6140880 Moyal et al. Oct 2000 A
6144327 Distinti et al. Nov 2000 A
6157265 Hanjani Dec 2000 A
6157266 Tsai et al. Dec 2000 A
6157270 Tso Dec 2000 A
6167103 Hardin Dec 2000 A
6167245 Welland et al. Dec 2000 A
6172579 Dacus et al. Jan 2001 B1
6177843 Chou et al. Jan 2001 B1
6181218 Clark et al. Jan 2001 B1
6191660 Mar et al. Feb 2001 B1
6198360 Henrion Mar 2001 B1
6211739 Synder et al. Apr 2001 B1
6215835 Kyles Apr 2001 B1
6240123 Zhang et al. May 2001 B1
6275116 Abugharbieh et al. Aug 2001 B1
6275117 Abugharbieh et al. Aug 2001 B1
6278338 Jansson Aug 2001 B1
6285264 Mann Sep 2001 B1
6294962 Mar Sep 2001 B1
6308055 Welland et al. Oct 2001 B1
6323827 Cretti et al. Nov 2001 B1
6326853 Moyal et al. Dec 2001 B1
6329855 Horie Dec 2001 B1
6345079 Ohishi Feb 2002 B1
6362697 Pulvirenti Mar 2002 B1
6388479 Gupta et al. May 2002 B1
6404294 Sha et al. Jun 2002 B1
6407641 Williams et al. Jun 2002 B1
6424178 Harrison Jul 2002 B1
6456133 Nair et al. Sep 2002 B1
6507220 Groen et al. Jan 2003 B1
6515551 Mar et al. Feb 2003 B1
6525616 Williams Feb 2003 B1
6542015 Zhou et al. Apr 2003 B2
6563390 Kizziar May 2003 B1
6563391 Mar May 2003 B1
6573779 Sidiropoulos et al. Jun 2003 B2
6657501 Anil Dec 2003 B1
6657506 Maheshwari Dec 2003 B1
6667668 Henrion Dec 2003 B1
6670852 Hauck Dec 2003 B1
6690243 Henrion Feb 2004 B1
6696898 Ward et al. Feb 2004 B1
6741137 Sibrai et al. May 2004 B1
6744281 Harrison Jun 2004 B2
6750689 Fletcher et al. Jun 2004 B2
6759914 Rusznyak Jul 2004 B2
6771136 Reynolds Aug 2004 B1
6784757 Sibrai et al. Aug 2004 B2
6798301 Balan et al. Sep 2004 B1
6812802 Godambe et al. Nov 2004 B1
6825728 Beard et al. Nov 2004 B1
7005933 Shutt Feb 2006 B1
7123113 Brennan et al. Oct 2006 B1
7187245 McMenamy Mar 2007 B1
Foreign Referenced Citations (11)
Number Date Country
368398 May 1990 EP
0655829 May 1995 EP
0739089 Oct 1996 EP
287113 Nov 1988 JP
291161 Nov 1990 JP
297223 Dec 1991 JP
WO 8906456 Jul 1989 WO
PCTUS9617305 Jun 1996 WO
WO 9736230 Oct 1997 WO
PCTUS9834376 Aug 1998 WO
PCTUS9909712 Feb 1999 WO
Provisional Applications (1)
Number Date Country
60752803 Dec 2005 US