Claims
- 1. An oscillator circuit comprising:a CMOS inverter having input and output terminals; a piezoelectric device and a feedback resistor each connected between the input and output terminals of said CMOS inverter; a buffer circuit for receiving an output from the CMOS invertor via an AC coupling capacitor; a first load capacitor connected between an input side of said CMOS inverter and one power-supply potential; a second load capacitor connected between the input side of said CMOS inverter and the other power-supply potential; and a third load capacitor connected between an output side of said CMOS inverter and said one power-supply potential; a fourth load capacitor connected between the output side of said CMOS inverter and said other power-supply potential, wherein at least said AC coupling capacitor and said buffer circuit are formed on one chip.
- 2. The oscillator circuit of claim 1, wherein said first and third load capacitors and one power supply side of said CMOS inverter are coupled to said one power-supply voltage via a first current-limiting device, and wherein said second and fourth load capacitors and the other power supply side of said CMOS inverter are coupled to the other power-supply voltage via a second current-limiting device.
- 3. An oscillator circuit as recited in claim 1, wherein said CMOS inverter is formed on the same chip as said AC coupling capacitor and said buffer circuit.
- 4. In an oscillator circuit having a CMOS inverter, a quartz oscillator connected between input and output of the inverter, and a buffer circuit for receiving an output from the CMOS inverter via an AC coupling capacitor, the improvement whereinsaid AC coupling capacitor and said buffer circuit are formed on one chip; and said CMOS inverter has: a first load capacitor connected between the input of the CMOS inverter and one power-supply potential; a second load capacitor connected between the input of the CMOS inverter and another power-supply voltage; a third load capacitor connected between the output of the CMOS inverter and the one power-supply potential; and a fourth load capacitor connected between the output side of the CMOS inverter and said other power-supply voltage.
- 5. In an oscillator circuit as recited in claim 4, said CMOS inverter having current limiting devices for connection to power.
- 6. In an oscillator circuit as recited in claim 4, said CMOS inverter is formed on the same chip as said AC coupling capacitor and said buffer circuit.
- 7. In an oscillator circuit as recited in claim 4 wherein said first and third load capacitor and one power-supply side of said CMOS inverter are coupled to said one power-supply voltage via a first current-limiting device, and said second and fourth load capacitors and the other power-supply side of said CMOS inverter are coupled to the other power-supply voltage via a second current-limiting device.
Priority Claims (2)
Number |
Date |
Country |
Kind |
9-298141 |
Oct 1997 |
JP |
|
9-313019 |
Nov 1997 |
JP |
|
Parent Case Info
This application is a continuation-in-part application of pending application Ser. No. 09/168,906 filed Oct. 8, 1998, naming the same inventors.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4322694 |
Morihisa |
Mar 1982 |
|
5030926 |
Walden |
Jul 1991 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/168906 |
Oct 1998 |
US |
Child |
09/218223 |
|
US |