This invention relates to high frequency oscillators, and more particularly, to a high frequency oscillator having complementary multi-phase outputs.
In the data communications field, there are many applications for a multi-phase oscillator with complementary outputs. For example, a nine stage oscillator would produce at the oscillator frequency nine six multi-phase output signals phased 40, 80, 120, 160, 200, 240,280, 320, and 360 degrees from each other. But each stage adds delay. Thus, generally the more stages there are, the slower is the oscillator and the lower is the maximum frequency of the oscillator. Complementary outputs can be generated by using differential stages or inverting single-ended outputs. However, both of these measures slow the oscillator operation and load the circuitry.
According to the invention, an oscillator having multi-phase complementary outputs comprises a first plurality of single ended bistable amplifiers connected in series to form an input and an output and a second plurality of single ended bistable amplifiers connected in series to form an input and an output. The first and second plurality have the same odd number of amplifiers, A first feedback path connects the output to the input of the first plurality of amplifiers to establish bistable oscillations in the first plurality of amplifiers at a frequency dependent upon the delay time from the input to the output of the first plurality. A second feedback path connects the output to the input of the second plurality of amplifiers to establish bistable oscillations in the second plurality of amplifiers at a frequency dependent upon the delay time from the input to the output of the second plurality. A first locking circuit is connected between comparable first points in the first and second plurality of amplifiers to ensure that the first points are oscillating in complementary fashion and a second locking circuit is connected between comparable second points in the first and second plurality of amplifiers to ensure that the second points are oscillating in complementary fashion.
The features of specific embodiments of the best mode contemplated of carrying out the invention are illustrated in the drawings, in which:
In
A locking circuit L1 is connected between one point of the first ring oscillator, namely the input of amplifier A1 and the comparable point of the second ring oscillator, namely the input of amplifier A4. Similarly, a locking circuit L2 is connected between one point of the first ring oscillator, namely the input of amplifier A3 and the comparable point of the second ring oscillator, namely the input of amplifier A6. Optionally, another locking circuit could be connected between the inputs of amplifiers A2 and A5 or locking circuit L1 could be connected between amplifiers A2 and A5 instead of between A3 and A6. Locking circuits L1 and L2 each preferably comprise a latch in the form of a pair of complementary cross-coupled CMOS transistor stages. For example, as shown in
As shown, both transistors stages of locking circuit L1 turn on and off at the same time. The same is true for locking circuit L2.
The relationship between the multi-phase outputs of the first and second ring oscillators is illustrated in
The described embodiment of the invention is only considered to be preferred and illustrative of the inventive concept; the scope of the invention is not to be restricted to such embodiment. Various and numerous other arrangements may be devised by one skilled in the art without departing from the spirit and scope of this invention. For example, more or fewer amplifiers could be used in each ring oscillator, depending on the number of phases required for the application at hand. If inverting amplifiers are employed, however, an odd number of amplifiers is preferred to provide a phase inversion from output to input of the ring oscillator without a separate inverter stage. If speed is a consideration, the number of amplifiers should be minimized, preferably three in number, unless more phases are required.
This application is a continuation of application Ser. No. 10/355,756 filed Jan. 31, 2003 (now U.S. Pat. No. 6,870,431), which is a continuation of application Ser. No. 09/735,327 filed Dec. 12, 2000 (now U.S. Pat. No. 6,566,968), which claims the benefit of U.S. Provisional Application No. 60/170,590 filed Dec. 13, 1999, the disclosures of which are incorporated fully herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4914318 | Allen | Apr 1990 | A |
5053652 | Sato et al. | Oct 1991 | A |
5635877 | Monk et al. | Jun 1997 | A |
5677650 | Kwasniewski et al. | Oct 1997 | A |
5731734 | Pathak et al. | Mar 1998 | A |
6025756 | Miyabe | Feb 2000 | A |
6566968 | Afghahi | May 2003 | B2 |
6617936 | Dally et al. | Sep 2003 | B2 |
6870431 | Afghahi | Mar 2005 | B2 |
Number | Date | Country | |
---|---|---|---|
20050128824 A1 | Jun 2005 | US |
Number | Date | Country | |
---|---|---|---|
60170590 | Dec 1999 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10355756 | Jan 2003 | US |
Child | 11050120 | US | |
Parent | 09735327 | Dec 2000 | US |
Child | 10355756 | US |