Claims
- 1. An output circuit comprising:
- a first switching means coupled between a first power supply terminal and an output terminal;
- a second switching means coupled between said first power supply terminal and said output terminal;
- means for setting said output terminal at a high impedance state;
- a first variable delay means coupled to a first input terminal for turning on said first switching means and said second switching means with different timing from each other and for turning off said first switching means and said second switching means simultaneously;
- a third switching means coupled between said output terminal and a second power supply terminal;
- a fourth switching means coupled between said output terminal and said second power supply terminal; and
- a second variable delay means coupled to a second input terminal for turning on said third switching means and said fourth switching means with different timing from each other and for turning off said third switching means and said fourth switching means simultaneously.
- 2. A semiconductor memory including:
- a memory cell array;
- a data external terminal; and
- an output circuit coupled between said memory cell array and said data external terminal,
- wherein said output circuit includes:
- a first switching means coupled between a first power supply terminal and said data external terminal,
- a second switching means coupled between said first power supply terminal and said data external terminal,
- means for setting said output terminal at a high impedance state;
- a first variable delay means coupled to a first input terminal for turning on said first switching means and said second switching means with different timing from each other and turning off said first switching means and said second switching means simultaneously,
- a third switching means coupled between said output terminal and a second power supply terminal,
- a fourth switching means coupled between said output terminal and said second power supply terminal, and
- a second variable delay means coupled to a second input terminal for turning on said third switching means and said fourth switching means with different timing from each other and turning off said third switching means and said fourth switching means simultaneously.
- 3. An output circuit according to claim 1, wherein said first variable delay means is coupled between said first input terminal and a control terminal of said first switching means.
- 4. An output circuit according to claim 3, wherein said second variable delay means is coupled between said second input terminal and a control terminal of said third switching means.
- 5. An output circuit according to claim 4, wherein said first variable delay means has two delay modes which are respectively selected on the basis of whether an input signal supplied to said first input terminal changes to a high level or a low level.
- 6. An output circuit according to claim 5, wherein said second variable delay means has two delay modes which are respectively selected on the basis of whether an input signal supplied to said second input terminal changes to a high level or a low level.
- 7. An output circuit according to claim 6, wherein said second switching means is turned on earlier than said first switching means is turned on.
- 8. An output circuit according to claim 7, wherein said fourth switching means is turned on earlier than said third switching means is turned on.
- 9. An output circuit according to claim 8, wherein said first switching means includes a first MOSFET having its source-drain path coupled between said first power supply terminal and said output terminal and a gate coupled to said control terminal of said first switching means.
- 10. An output circuit according to claim 9, wherein said second switching means includes a second MOSFET having its source-drain path coupled between said first power supply terminal and said output terminal and a gate coupled to said first input terminal.
- 11. An output circuit according to claim 10, wherein said third switching means includes a third MOSFET having its source-drain path coupled between said second power supply terminal and said output terminal and a gate coupled to said control terminal of said third switching means.
- 12. An output circuit according to claim 11, wherein said fourth switching means includes a fourth MOSFET having its source-drain path coupled between said second power supply terminal and said output terminal and a gate coupled to said second input terminal.
- 13. An output circuit according to claim 12, wherein said first variable delay means includes a first logic gate having an input terminal coupled to said first input terminal via a delay circuit and an output terminal coupled to said control terminal of said first switching means.
- 14. An output circuit according to claim 13, wherein said second variable delay means includes a second logic gate having an input terminal coupled to said second input terminal via a delay circuit and an output terminal coupled to said control terminal of said third switching means.
- 15. An output circuit according to claim 14, wherein each of said first and second logic gates includes a NOR gate and said delay circuit includes an inverter.
Priority Claims (2)
Number |
Date |
Country |
Kind |
62-231640 |
Sep 1987 |
JPX |
|
62-231641 |
Sep 1987 |
JPX |
|
Parent Case Info
This application is a continuation-in-part application of application Ser. No. 575,658 filed Aug. 31, 1990, which is a continuation of application Ser. No. 228,228 filed Aug. 4, 1988, now U. S. Pat. No. 4,956,811.
US Referenced Citations (7)
Continuations (1)
|
Number |
Date |
Country |
Parent |
228228 |
Aug 1988 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
575658 |
Aug 1990 |
|