This application claims priority under 35 U.S.C. .sctn.119(e)(1) of provisional application Ser. No. 60/034,170 filed Jan. 2, 1997, entitled "Output Buffer Having Quasi-Failsafe Operation," the entirety of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5355033 | Jang | Oct 1994 | |
5834948 | Yoshizaki et al. | Nov 1998 |
Entry |
---|
"Circuit Techniques for 1.5-3.6-V Battery-Operated 64-Mb DRAM,"by Yoshinobu Nakagome, Kiyoo Itoh, Kan Takeuchi, Eiji Kume, Hitoshi Kanaka, Masanori Isoda, Tatsunori Musha, Toru Kaga, Teruaki Kisu, Takashi Nishida, Yoshifumi Kawamoto, and Masakazu Aoki, IEEE Journal of Solid-State Circuits, vol. 26, No.7, July 1991 |