Claims
- 1. A memory, comprising:memory cells arranged in rows and columns; a plurality of word lines, each word line of said plurality of word lines being coupled to a row of said rows; a plurality of bit lines coupled to at least a subset of said memory cells, said subset of said memory cells of a selected row outputting cell voltages on said plurality of bit lines; a plurality of sense amplifiers coupled to said plurality of bit lines such that each bit line of said plurality of bit lines is coupled to one of said plurality of sense amplifiers, said plurality of sense amplifiers generating sensed voltages representative of said cell voltages, each of said plurality of sense amplifiers having: a first drive inverter coupled with a first one of said plurality of bit lines receiving a first signal on said first one of said plurality of bit lines; a second drive inverter coupled with a second one of said plurality of bit lines receiving a second signal on said second one of said plurality of bit lines; and a dynamic precharge circuit configured to reset said plurality of bit lines after generation of said sensed voltages coupled to said first drive inverter and said second drive inverter, said dynamic precharge circuit including: a third inverter coupled with said first inverter; a fourth inverter coupled with said second inverter; a NAND gate coupled to said third inverter and said fourth inverter, such that said third inverter and said fourth inverter provide inputs for the NAND gate; a fifth inverter coupled with said NAND gate; an input line; a NOR gate coupled with said fifth inverter and said input line such that said fifth inverter provides a first input to the NOR gate and said signal line provides a second input to the NOR gate; a sixth inverter coupled with said NOR gate for inverting output from said NOR gate; a first transistor coupled with said sixth inverter and said first one of said plurality of bit lines such that said inverted output from said NOR gate controls whether to change said first signal on said first one of said plurality of bit lines to a third signal; and a second transistor coupled with said sixth inverter and said second one of said plurality of bit lines such that said inverted output from said NOR gate controls whether to change said second signal on said second one of said plurality of bit lines to a fourth signal; and a multiplexor coupled to said subset of said plurality of sense amplifiers, said multiplexor configured to output a selected one of said sensed voltages.
- 2. The memory of claim 1 wherein said plurality of sense amplifiers each include a latch.
- 3. The memory of claim 2 wherein said latch includes a cross coupled set of inverters.
- 4. The memory of claim 2 wherein said latch is reset when said dynamic precharge circuit becomes inactive.
- 5. The memory of claim 1 wherein each of said sense amplifiers is always enabled.
- 6. A memory, comprising:memory cells arranged in rows and columns, said memory cells of each row being coupled to a word line that is separate from word lines connecting to said memory cells of other rows, each column having mutually exclusive subsets of said memory cells, said memory cells of a selected row outputting respective cell voltages on coupled bit lines when said coupled word line is asserted; a plurality of bit lines, each bit line being coupled to a selected subset of said mutually exclusive subsets of said memory cells; a plurality of sense amplifiers coupled to said memory cells of said columns such that each bit line is connected to one of said plurality of sense amplifiers, said plurality of sense amplifiers receiving said respective cell voltages from said selected memory cells and generating sensed voltages, each of said plurality of sense amplifiers having: a first drive inverter coupled with a first one of said plurality of bit lines receiving a first signal on said first one of said plurality of bit lines; a second drive inverter coupled with a second one of said plurality of bit lines receiving a second signal on said second one of said plurality of bit lines; and a dynamic precharge circuit configured to reset said plurality of bit lines after generation of said sensed voltages coupled to said first drive inverter and said second drive inverter, said dynamic precharge circuit including: a third inverter coupled with said first inverter, a fourth inverter coupled with said second inverter, a NAND gate coupled to said third inverter and said fourth inverter such that said third inverter and said fourth inverter provide inputs for the NAND gate, a fifth inverter coupled with said NAND gate, an input line, a NOR gate coupled with said fifth inverter and said input line such that said fifth inverter provides a first input to the NOR gate and said signal line provides a second input to the NOR gate, a sixth inverter coupled with said NOR gate for inverting output from said NOR gate, a first transistor coupled with said sixth inverter and said first one of said plurality of bit lines such that said inverted output from said NOR gate controls whether to change said first signal on said first one of said plurality of bit lines to a third signal, and a second transistor coupled with said sixth inverter and said second one of said plurality of bit lines such that said inverted output from said NOR gate controls whether to change said second signal on said second one of said plurality of bit lines to a fourth signal; and a multiplexor receiving said sensed voltages from said sense amplifiers, wherein said multiplexor, being respective to column select signals to select one of said columns as a selected column, is configured to output a multiplexor voltage corresponding to a cell voltage of a memory cell of said selected row and said selected column.
- 7. The memory of claim 6 wherein each sense amplifier of said sense amplifiers includes a latch.
- 8. The memory of claim 7 wherein said latch includes a cross coupled set of inverters.
- 9. The memory of claim 7 wherein said latch is reset when said dynamic precharge circuit becomes inactive.
- 10. The memory of claim 6 wherein each sense amplifier of said sense amplifiers is always enabled.
Parent Case Info
This application is a continuation of application Ser. No. 09/289,460, filed Apr. 9, 1999, now U.S. Pat. No. 6,222,777.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5521875 |
Callahan |
May 1996 |
A |
5808933 |
Roos, Jr. et al. |
Sep 1998 |
A |
5828610 |
Rogers et al. |
Oct 1998 |
A |
5850359 |
Liu |
Dec 1998 |
A |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/289460 |
Apr 1999 |
US |
Child |
09/841172 |
|
US |