Claims
- 1. An output driver circuit of an integrated circuit, comprising:an input terminal for receiving an input signal; at least one output terminal for outputting an output signal; and a multiplicity of driver stages each having a driver circuit and a driver activation configuration outputting an activation signal for activating said driver circuit; each said driver activation configuration having a first input and a second input respectively activated in dependence on a changeover signal; said driver activation configurations being cascaded in series with a first driver activation configuration and a last driver activation configuration, wherein, proceeding from said first driver activation configuration, the activation signal of each said driver activation configuration is fed to said first input of each subsequent said driver activation configuration and, proceeding from said last driver activation configuration, the output signal of each said driver activation configuration is fed to said second input of each preceding said driver activation configuration; a control device connected to and transmitting the changeover signal to each driver activation configuration via a changeover line; an input line connected to said control device, said first input of said first driver activation configuration and said second input of said last driver activation configuration being connected to said control device via said input line, said input line carrying a delayed input signal by comparison with said input terminal; and said control device changing over between said first and second inputs of each said driver activation configuration.
- 2. The output driver circuit according to claim 1, wherein said driver circuits are defined with different current driver capabilities.
- 3. The output driver circuit according to claim 1, wherein each said driver activation configuration has a multiplicity of switches connected in parallel, at least one inverter circuit, and at least one capacitor.
- 4. The output driver circuit according to claim 1, wherein said switches in said driver activation configuration are transistors.
- 5. The output driver circuit according to claim 1, wherein each said driver activation configuration has an output for additionally outputting an inverted activation signal.
- 6. The output driver circuit according to claim 5, wherein each said driver circuit receives the activation signal and the complementary activation signal.
- 7. The output driver circuit according to claim 1 embodied in CMOS technology.
- 8. A differential output driver circuit, comprising a first output driver circuit according to claim 1 and a second output driver circuit according to claim 1, said outputs of said first output driver circuit being cross-coupled to said outputs of said second output driver circuit.
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of International Application PCT/DE99/02389, filed Aug. 2, 1999, which designated the United States.
US Referenced Citations (4)
Continuations (1)
|
Number |
Date |
Country |
| Parent |
PCT/DE99/02389 |
Aug 1999 |
US |
| Child |
09/789981 |
|
US |