1. Field
This disclosure relates generally to output driver circuits, and more specifically, to output driver circuits for voltage regulators.
2. Related Art
In order to maintain output voltage within a tolerable range, voltage regulators typically have large output drivers. While such large output drivers can maintain the output voltage within the tolerable range, they pose several design issues. For example, such large output drivers use large NMOS transistors that occupy a substantial amount of area on an integrated circuit die. Additionally, such large NMOS transistors have a high gate to source capacitance and thus require, at their gates, additional large capacitors. The addition of these large capacitors further exacerbates the problem associated with the output drivers taking up a large area on the integrated circuit die.
Accordingly, there is a need for output driver circuits that can maintain the output voltage within a tolerable range and yet not occupy a large area on the integrated circuit die.
The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
In one aspect, an output driver circuit having a first n-type transistor having a first terminal coupled to a first power supply voltage, a second terminal coupled to at least one load, and a control terminal is provided. The output driver circuit may further include an input stage comprising a second n-type transistor having a first terminal coupled to a first biasing current terminal and the control terminal of the first n-type transistor, a second terminal coupled to receive an input voltage and coupled to a second biasing current terminal, and a control terminal. The output driver circuit may further include an output stage comprising a third n-type transistor having a control terminal coupled to the control terminal of the second n-type transistor of the input stage, a first terminal coupled to a third biasing current terminal and the control terminal of the third n-type transistor of the input stage, and a second terminal coupled to the second terminal of the first n-type transistor and coupled to a fourth biasing current terminal, wherein the output stage and the input stage are configured to function as (1) a low-frequency voltage follower and (2) a high-frequency feedback loop for the output driver circuit.
In another aspect, an output driver circuit having an a first n-type transistor having a first terminal coupled to a first power supply voltage, a second terminal coupled to at least one load, and a control terminal is provided. The output driver circuit may further include an input stage comprising a second n-type transistor having a first terminal coupled to a first biasing current terminal and the control terminal of the first n-type transistor, a second terminal coupled to receive an input voltage and coupled to a second biasing current terminal, and a control terminal. The output driver circuit may further include an output stage comprising a third n-type transistor having a control terminal coupled to the control terminal of the second n-type transistor of the input stage, a first terminal coupled to a third biasing current terminal and the control terminal of the second n-type transistor of the input stage, and a second terminal coupled to the second terminal of the output driver, such that when a load current associated with the at least one load increases or decreases, a feedback current is provided via the control terminal of the first n-type transistor to attenuate a magnitude of a transient response at an output of the output driver circuit.
In yet another aspect, an output driver circuit having an output driver stage, an input stage, and an output stage is provided. The output driver stage may include: (1) a first n-type transistor having a first terminal coupled to a first power supply voltage, a second terminal coupled to at least one load, and a control terminal is provided; (2) a low-pass filter having an input coupled to the control terminal of the first n-type transistor and an output; and (3) a second n-type transistor having a first terminal coupled to the first power supply voltage, a second terminal coupled to the at least one node, and a control terminal coupled to the output of the low-pass filter. The output driver circuit may further include an input stage and an output stage. The input stage may include: (1) a third n-type transistor having a first terminal coupled to a first biasing current terminal and the control terminal of the first n-type transistor, a second terminal coupled to receive an input voltage and coupled to a second biasing current terminal, and a control terminal; (2) a first p-type transistor having a first terminal coupled to the first biasing current terminal, a second terminal coupled to the first voltage supply node, and a control terminal coupled to receive a first bias voltage; and (3) a fourth n-type transistor having a first terminal coupled to the second terminal of the third n-type transistor of the input stage, a second terminal coupled to a second voltage supply node, and a control terminal coupled to receive a second bias voltage. The output stage may further include: (1) a fifth n-type transistor having a control terminal coupled to the control terminal of the third n-type transistor of the input stage, a first terminal coupled to a third biasing current terminal and the control terminal of the third n-type transistor of the input stage, and a second terminal coupled to the second terminal of the first n-type transistor; (2) a second p-type transistor having a first terminal coupled to the third biasing current terminal, a second terminal coupled to the first voltage supply node, and a control terminal coupled to receive a third bias voltage; and (3) a sixth n-type transistor having a first terminal coupled to the second terminal of the fifth n-type transistor of the output stage, a second terminal coupled to the second voltage supply node, and a control terminal coupled to receive a fourth bias voltage, such that when a load current associated with the at least one load increases or decreases, a feedback current is provided via the control terminal of the first n-type transistor to attenuate a magnitude of a transient response at an output of the output driver circuit.
The output stage may further include an n-type transistor 28 having a control terminal coupled to the control terminal of n-type transistor 26 of the input stage, a first terminal coupled to a biasing current terminal (e.g., a terminal coupled to biasing current-mirror 22) and the control terminal of n-type transistor 26 of the input stage, and a second terminal coupled to the second terminal of n-type transistor 16. In one embodiment, the output stage and the input stage may be configured to function as (1) a low-frequency voltage follower and (2) a high-frequency feedback loop for the output driver circuit. In operation, when there is a step increase in load current ILOAD 1st order gain stage 12 and voltage follower 14 may almost instantaneously increase the voltage at the gate (VGATE) of n-type transistor 16. This in turn would result in an increased gate to source voltage for n-type transistor 16 resulting in lower voltage ripple at an output of output driver circuit 20. By way of additional explanation, in one embodiment, during low frequency (e.g., DC) operation, n-type transistor 28 and n-type transistor 26 operate as a voltage follower (buffer) and during high-frequency operation, n-type transistor 28 acts as 1-stage voltage amplifier. When there is a load step applied at the output (e.g., terminal providing the output voltage VOUT), the loop consisting of n-type transistor 26 (acting as a voltage-follower) and n-type transistor 28 (acting as an amplifier stage) instantaneously increases the voltage at the gate (VGATE) of n-type transistor 16. This in turn, increases the gate to source voltage of n-type transistor 16 (acting as the output driver), which in turn reduces the voltage ripple (undershoot and/or overshoot) at the output (e.g., terminal providing the output voltage VOUT). Although
With continuing reference to
The operation of output driver circuit is further explained with reference to
Because the apparatus implementing the present invention is, for the most part, composed of electronic components and circuits known to those skilled in the art, circuit details will not be explained in any greater extent than that considered necessary as illustrated above, for the understanding and appreciation of the underlying concepts of the present invention and in order not to obfuscate or distract from the teachings of the present invention.
It is to be understood that the circuits depicted herein are merely exemplary. In an abstract, but still definite sense, any arrangement of components to achieve the same functionality is effectively “associated” such that the desired functionality is achieved. Hence, any two components herein combined to achieve a particular functionality can be seen as “associated with” each other such that the desired functionality is achieved, irrespective of architectures or intermedial components. Likewise, any two components so associated can also be viewed as being “operably connected,” or “operably coupled,” to each other to achieve the desired functionality.
Furthermore, those skilled in the art will recognize that boundaries between the functionality of the above described operations merely illustrative. The functionality of multiple operations may be combined into a single operation, and/or the functionality of a single operation may be distributed in additional operations. Moreover, alternative embodiments may include multiple instances of a particular operation, and the order of operations may be altered in various other embodiments.
Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.
The term “coupled,” as used herein, is not intended to be limited to a direct coupling.
Furthermore, the terms “a” or “an,” as used herein, are defined as one or more than one. Also, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles.
Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.