1. Technical Field
The exemplary disclosure generally relates to output impedance testing devices, and particularly to an output impedance testing device for voltage regulator modules (VRMs).
2. Description of Related Art
A VRM is used for regulating voltage and outputting a regulated voltage to loads. In a circuit system having the VRM, an output impedance of the VRM needs to match a system impedance of the circuit system to maintain stability of the VRM. A typical way to get the output impedance of the VRM is by theoretical derivation. However, the theoretical derivation value of the output impedance of the VRM is usually not equal to an actual value of the output impedance when the VRM is in use. Setting the components of the VRM according to the theoretical derivation value of the output impedance is likely to decrease the stability of the VRM.
Therefore, there is room for improvement within the art.
Many aspects of the embodiments can be better understood with reference to the drawings. The components in the drawings are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the disclosure.
The controller 10 is electronically connected to the current regulating circuit 20, the voltage sampling circuit 30, and the current sampling circuit 40. The controller 10 obtains an instantaneous alternating output voltage ΔV of the VRM 200 via the voltage sampling circuit 30, obtains an instantaneous output current ΔI of the VRM 200 via the current sampling circuit 40, and controls the current regulating circuit 20 to regulate the instantaneous output current ΔV of the VRM, until the instantaneous alternating output voltage ΔV is about equal to a predetermined reference voltage. At this time, the controller 10 calculates and outputs a quotient of the instantaneous alternating output voltage ΔV and the instantaneous output current ΔI, that is, the output impedance of the VRM. The predetermined reference voltage can be equal to a working voltage of a load driven by the VRM.
The current regulating circuit 20 includes a voltage regulating chip 21, a first operational amplifier U1, a second operational amplifier U2, an N-channel metal-oxide-semiconductor field-effect transistor (MOSFET) M1, a source resistor R1, a voltage dividing circuit 23, and three filtering capacitors C1-C3.
The voltage regulating chip 21 includes a data pin SDA2, a clock pin SCL2, and a voltage output pin OUT. The voltage regulating chip 21 regulates an output voltage V1 in response to data received by the data pin SDA2. The data pin SDA2 is electronically connected to the data pin SDA1 of the controller 10. The clock pin SCL2 is electronically connected to the clock pin SCL1 of the controller 10. The controller 10 controls the voltage regulating chip 21 to regulate the output voltage V1 by outputting data to the voltage regulating chip 21.
A non-inverting input terminal 4 of the second operational amplifier U2 is electronically connected to the voltage output pin OUT of the voltage regulating chip 21, and an output terminal 6 of the second operational amplifier U2 is electronically connected to an inverting input terminal 5 of the second operation amplifier U2 and a non-inverting input terminal 1 of the first operational amplifier U1. An inverting input terminal 2 of the first operational amplifier U1 is electronically connected to a source s of the N-channel MOSFET M1, and an output terminal 3 of the first operation amplifier U1 is electronically connected to a gate g of the N-channel MOSFET M1. A drain d of the N-channel MOSFET M1 is electronically connected to an output terminal of the VRM 200. A node between the inverting input terminal 2 of the first operational amplifier U1 and the source s of the N-channel MOSFET M1 is grounded via the source resistor R1. The voltage dividing circuit 23 includes a first voltage dividing resistor R2 and a second voltage dividing resistor R3 which are connected in series between the output terminal 6 of the second operational amplifier U2 and ground. The non-inverting input terminal 1 of the first operational amplifier U1 is electronically connected to a node between first and second voltage dividing resistors R2 and R3. The non-inverting input terminal 4 of the second operational amplifier U2, and the non-inverting input terminal 1 of the first operational amplifier U1 are grounded via the filtering capacitor C2, and the inverting input terminal 2 of the first operational amplifier U1 is grounded via the filtering capacitor C3.
The voltage dividing circuit 23 divides the output voltage V1 and outputs an input voltage Vo to the non-inverting input terminal 1 of the first operational amplifier U1. The input voltage Vo changes according to the output voltage V1.
The first operational amplifier U1 switches on the N-channel MOSFET M1, and changes current flowing through the N-channel MOSFET M1 according to the input voltage Vo. For example, the controller 10 controls the voltage regulating chip 21 to increase the output voltage V1, and the input voltage V2 is increased according to the increase of the output voltage V1. At this time, a driving current output from the output terminal 3 of the first operational amplifier U1 to the gate g is increased, with the current flowing to the drain d of the N-channel MOSFET M1, that is, the instantaneous output current ΔV of the VRM is correspondingly increased.
The DC insulation capacitor C4 substantially reduces any DC component of the output voltage Vout of the VRM 200, and transmits the alternating voltage component of the output voltage Vout of the VRM 200 to the third operational amplifier U3. The fourth operational amplifier U4 amplifies alternating voltage component of the output voltage Vout, and outputs the amplified output voltage Vout to the controller 10. The controller 10 converts the amplified output voltage Vout to digital values, and calculates a quotient of the digital values and the amplification factor of the fourth operational amplifier U4, that is, the value of the instantaneous alternating output voltage ΔV.
The voltage sampling and amplifying unit 41 samples the voltage across the current detection resistor R7, and amplifies the sampled voltage, then transmits the amplified voltage to the controller 10. In the exemplary embodiment, the voltage sampling and amplifying unit 41 includes a fifth operational amplifier U5, a sixth operational amplifier U6, a differential amplifier U7, a gain setting resistor R8, and resistors R9-R13. The current detection resistor R7 is further electronically connected between a non-inverting input terminal 13 of the fifth operational amplifier U5 and a non-inverting input terminal 16 of the sixth operational amplifier U6. An inverting input terminal 14 of the fifth operational amplifier U5 is electronically connected to an inverting input terminal 17 of the operational amplifier U6 via the gain setting resistor R8. An output terminal 15 of the fifth operational amplifier U5 is electronically connected to an inverting input terminal 20a of the differential amplifier U7 via the resistor R11, and an output terminal 18 of the sixth operational amplifier U6 is electronically connected to a non-inverting terminal 19 of the differential amplifier U7 via the resistor R12. The resistor R9 is electronically connected between the output terminal 15 and the inverting input terminal 14 of the fifth operational amplifier U5, the resistor R10 is electronically connected between the output terminal 18 and the inverting input terminal 17 of the sixth operational amplifier U6, and the resistor R13 is electronically connected between the output terminal 21a and the inverting input terminal 20a of the differential operational amplifier U7.
The fifth and sixth operational amplifiers U5 and U6 cooperate to form a pair of symmetrical non-inverting amplifiers, which amplify voltages on the two terminals of the current detection resistor R7, and transmit the amplified voltages to the inverting input terminal 20a and the non-inverting input terminal 19 of the differential amplifier U7. The differential amplifier U7 amplifies a difference between the voltages on the inverting and non-inverting input terminals 20a and 19, and then outputs the amplified voltage difference to the controller 10. The total amplification factor of the voltage sampling and amplifying unit 41 can be regulated by regulating the resistance of the gain setting resistor R8. The controller 10 converts the voltage output from the differential amplifier U7 to a digital value, and calculates the instantaneous output current ΔI according to the resistance of the current detection resistor R7 and the total amplification factor of the voltage sampling and amplifying unit 41.
The input unit 50 can include a plurality of keys (not shown) electronically connected to the controller 10. The input unit 50 is used to input the value of the predetermined reference voltage and an increment of the output voltage V1 of the voltage regulating chip 21. The controller 10 controls the voltage regulating chip 21 to regulate the output voltage V1 according to the incremental input from the input unit 50.
The display 60 displays the value of the predetermined reference voltage and the incremental input from the input unit 50, and the output impedance of the VRM 200 as calculated by the controller 10.
In use, the controller 10 receives the value of the predetermined reference voltage and the increment from the input unit 50, and controls the voltage regulating chip 21 to output the output voltage V1. At this time, the output voltage V1 preferably has a small value. The voltage sampling circuit 30 samples and outputs the instantaneous alternating output voltage ΔV to the controller 10, and the controller 10 determines whether the instantaneous alternating output voltage ΔV is equal to the predetermined reference voltage. If the instantaneous alternating output voltage ΔV is lower than the predetermined reference voltage, the controller 10 controls the voltage regulating chip 21 to regulate the output voltage V1 by the preset increments, until the instantaneous alternating output voltage ΔV is equal to the predetermined reference voltage. At this time, the controller 10 calculates the value of the output impedance of the VRM 200 according to the instantaneous alternating output voltage ΔV and the instantaneous output current ΔI, and the value of the output impedance of the VRM 200 is equal to a quotient of the instantaneous alternating output voltage ΔV and the instantaneous output current ΔI.
Since the current regulating circuit 20 can regulate the instantaneous output current ΔV of the VRM 200 under the control of the controller 10, to simulate a load that is powered by the VRM 200, the VRM 200 can respond dynamically. The controller 10 calculates the value of the output impedance of the VRM 200 according to the instantaneous alternating output voltage ΔV and the instantaneous output current ΔI, which achieves a more accurate measurement of the output impedance of the VRM 200.
It is believed that the exemplary embodiments and their advantages will be understood from the foregoing description, and it will be apparent that various changes may be made thereto without departing from the spirit and scope of the disclosure or sacrificing all of its material advantages, the examples hereinbefore described merely being preferred or exemplary embodiments of the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
201210109834.7 | Apr 2012 | CN | national |