Claims
- 2. A bias rail buffer circuit for providing a reference signal, said bias rail buffer circuit comprising:
an input reference and an output reference; an input transistor, a collector of which is connected to said input reference and an emitter of which is connected through a biasing resistor to a first voltage supply rail; a first pair of complementary transistors comprising a first transistor and a second transistor, each of said first transistor and said second transistor having an emitter connected to a base of said input transistor, said first transistor having a base connected to said input reference, and said second transistor having a base and a collector connected together; and a second pair of complementary transistors comprising a third transistor and a fourth transistor, each of said third transistor and said fourth transistor having an emitter connected to said output reference, said third transistor having a base connected to said input reference, and said fourth transistor having a base connected to a base of said second transistor; and wherein said bias rail buffer circuit is configured to source current and to sink current to said output reference to absorb external disturbances imparted onto said output reference to provide a stable reference signal.
- 3. A bias rail buffer circuit according to claim 2, wherein each of said first transistor and said third transistor comprise a collector connected to a second voltage supply rail, and each of said second transistor and said fourth transistor have a collector connected to said first voltage supply rail.
- 4. A bias rail buffer circuit according to claim 3, wherein said collector of said second transistor is connected through a resistor to said first voltage supply rail.
- 5. A bias rail buffer circuit for providing a stable reference signal, said bias rail buffer circuit comprising:
a buffer, said buffer comprising:
an input transistor, a collector of which is coupled to an input reference; a first pair of complementary transistors, emitters of which are coupled to a base of said input transistor, and collectors of which are coupled to at least one voltage supply rail; and a second pair of complementary transistors, emitters of which are coupled together, and collectors of which are coupled to said at least one voltage supply rail; and a current source, said current source comprising an output transistor, a collector of which is coupled to an output reference, a base of which is coupled to said emitters of said second pair of complementary transistors, and an emitter of which is coupled through a resistor to said at least one voltage supply rail, and wherein external disturbances imparted onto said output reference appearing at said base of said output transistor are absorbed by said buffer by sourcing and sinking of current into said base of said output transistor.
- 6. A bias rail buffer circuit according to claim 5, wherein at least one transistor of said second pair of complementary transistors sources current into said base of said output transistor as voltage at said base of said output transistor is decreased, and at least one transistor of said second pair of complementary transistors sinks current into said base of said output transistor as voltage at said base of said output transistor is increased.
- 7. A bias rail buffer circuit according to claim 5, wherein said first pair of complementary transistors comprises:
a first transistor and a second transistor, said first transistor having a base connected to said input reference, and said second transistor having a base and a collector connected together; and wherein said second pair of complementary transistors comprises:
a third transistor and a fourth transistor, emitters of which are connected to said output reference, said third transistor having a base connected to said input reference, and said fourth transistor having a base connected to a base of said second transistor.
- 8. A bias rail buffer circuit according to claim 7, wherein said current source comprises a plurality of output transistors, collectors of which are coupled to said output reference, bases of which are coupled to said emitters of said second pair of complementary transistors, and emitters of which are coupled through separate resistors to said at least one voltage supply rail.
- 9. A buffer for use in stabilizing an input reference signal, said buffer comprising:
a first pair of complementary transistors comprising a first transistor and a second transistor, each of said first transistor and said second transistor having an emitter coupled to said input reference signal, said first transistor having a base coupled to said input reference signal, and said second transistor having a base and a collector connected together; and a second pair of complementary transistors comprising a third transistor and a fourth transistor, each of said third transistor and said fourth transistor having an emitter coupled to an output reference signal, said third transistor having a base connected to said input reference signal, and said fourth transistor having a base connected to said base of said second transistor; wherein said buffer is configured to source current and to sink current to said output reference signal to absorb external disturbances imparted on said output reference signal.
- 10. A buffer according to claim 9, wherein said buffer further comprises:
an input transistor, a collector of which is connected to said input reference signal and an emitter of which is connected through a biasing resistor to a first voltage supply rail; and wherein each of said emitters of said first transistor and said second transistor being coupled to said input reference signal through a base of said input transistor.
- 11. A buffer according to claim 9, wherein said third transistor sinks current from said output reference signal, and said fourth transistor sources current into said output reference signal.
- 12. A buffer according to claim 10, wherein each of said first transistor and said third transistor having a collector coupled to a second voltage supply rail, and each of said second transistor and said fourth transistor having a collector coupled to said first voltage supply rail.
- 13. A buffer according to claim 12, wherein said collector of said second transistor is coupled to said first voltage supply rail through a second resistor.
- 14. A bias rail buffer circuit for providing a stable reference signal, said bias rail buffer circuit comprising:
an input transistor, a collector of which is coupled to an input reference signal; a first pair of complementary transistors, emitters of which are coupled to a base of said input transistor; and a second pair of complementary transistors, bases of which are coupled to bases of said first pair of complementary transistors, and emitters of which are coupled to an output reference signal; and wherein said second pair of complementary transistors source current and sink current to said output reference signal to absorb external disturbances imparted on said output reference signal.
- 15. A bias rail buffer circuit according to claim 14, said first pair of complementary transistors further comprising:
a first transistor and a second transistor, said first transistor having a base coupled to said input reference signal, and said second transistor having a base and a collector connected together; and wherein said second pair of complementary transistors further comprising:
a third transistor and a fourth transistor, said base of said third transistor being coupled to said collector of said input transistor, and said base of said fourth transistor being coupled to said base of said second transistor.
- 16. A bias rail buffer circuit according to claim 15, wherein said bias rail buffer circuit further comprises:
a current source, said current source comprising an output transistor, a collector of which is coupled to said output reference signal, a base of which is coupled to said emitters of said second pair of complementary transistors, and an emitter of which is coupled through a resistor to at least one voltage supply rail.
- 17. A bias rail buffer circuit according to claim 16, wherein said third transistor sinks current into said base of said output transistor as voltage at said base of said output transistor is increased, and said fourth transistor sources current into said base of said output transistor as voltage at said base of said output transistor is decreased.
- 18. A bias rail buffer circuit according to claim 16, wherein said current source comprises a plurality of output transistors, collectors of which are coupled to said output reference signal, bases of which are coupled to said emitters of said second pair of complementary transistors, and emitters of which are coupled through separate resistors to said at least one voltage supply rail.
- 19. A method for providing a stable reference signal from a bias rail supply, said method comprising the steps of:
receiving a bias rail supply reference into a bias rail buffer circuit; providing an output current reference to an output transistor of an output current source; sourcing current into said output current source when voltage at a base of said output transistor is decreased; and sinking current into said output current source when voltage at said base of said output transistor is increased, and wherein external disturbances imparted onto said output current source from said bias rail supply are absorbed to provide said stable reference signal.
- 20. A method according to claim 19, wherein said step of sourcing current into said output current source comprises providing a first transistor of a second pair of complementary transistors, said first transistor sourcing current into said base of said output transistor.
- 21. A method according to claim 20, wherein said step of sinking current from said output current source comprises providing a second transistor of said second pair of complementary transistors, said second transistor sinking current from said base of said output transistor.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This is a continuation application based on pending U.S. patent application Ser. No. 09/215,402, filed Dec. 18, 1998.
Continuations (3)
|
Number |
Date |
Country |
Parent |
09904806 |
Jul 2001 |
US |
Child |
10209767 |
Jul 2002 |
US |
Parent |
09692017 |
Oct 2000 |
US |
Child |
09904806 |
Jul 2001 |
US |
Parent |
09215402 |
Dec 1998 |
US |
Child |
09692017 |
Oct 2000 |
US |