The present non-provisional U.S. patent application claims the benefit under 35 U.S.C. §119 of Chinese Patent Application No. 201310267624.5 entitled, “Over Current Protection Method, Circuit and Integrated Circuit” that was originally filed on Jun. 24, 2013. The contents of the above-identified foreign patent application are incorporated herein, in entirety, by reference.
Among others, the disclosure relates to protection technologies in integrated circuits, and in particular to an overcurrent protection method and circuit and an integrated circuit.
It is typically required to perform overcurrent protection (OCP) on an output circuit of an integrated circuit in order to prevent the integrated circuit from being damaged by an excessive output current. Currently, the output current at the output circuit is generally controlled through a negative feedback of a field effect transistor triggered by an overcurrent-sampled current at the output circuit. In this method, the sampled current, which triggers the negative feedback of the field effect transistor, depends on the performance of the field effect transistor. However, the performance of field effect transistor is easily influenced by temperature and the process. Therefore, this method will significantly impact the accuracy of the overcurrent protection.
In view of the above, the disclosure, among others, provides an overcurrent protection method and circuit and an integrated circuit.
In an embodiment, an overcurrent protection circuit is provided, which includes an output circuit, and the overcurrent protection circuit further includes an overcurrent sampling circuit and an overcurrent protection loop circuit. The overcurrent sampling circuit is configured to perform overcurrent sampling on the output circuit, and to pass the sampled current to the overcurrent protection loop circuit. The overcurrent protection loop circuit is configured to perform direct current level shifting on the sampled current to result in a control current, and to provide a negative feedback to the output current of the output circuit based on the control current.
In an embodiment, an overcurrent protection method is provided, in which an overcurrent sampling circuit performs overcurrent sampling on an output circuit, an overcurrent protection loop circuit performs direct current level shifting on the sampled current to result in a control current and
provides a negative feedback to the output current of the output circuit based on the control current.
In an embodiment, an integrated circuit is provided, which includes an overcurrent protection circuit. The overcurrent protection circuit includes an output circuit, an overcurrent sampling circuit and an overcurrent protection loop circuit. The overcurrent sampling circuit is configured to perform overcurrent sampling on the output circuit, and to pass the sampled current to the overcurrent protection loop circuit. The overcurrent protection loop circuit is configured to perform direct current level shifting on the sampled current to result in a control current, and to provide a negative feedback to the output current of the output circuit based on the control current.
According to various embodiments of the disclosure, the overcurrent sampling circuit performs overcurrent sampling on the output circuit and passes the sampled current to the overcurrent protection loop circuit; the overcurrent protection loop circuit performs direct current level shifting on the sampled current to result in a control current, and provides a negative feedback to the output current of the output circuit based on the control current. As such, the control current resulted by direct current level shifting can be used to provide a negative feedback to the output current of the output circuit, thereby preventing the sampled current, which triggers the negative feedback of the field effect transistor from being influenced by the performance of the field effect transistor, as in the prior art, and thus improving the accuracy of the overcurrent protection.
An existing NMOS overcurrent protection circuit for protecting an output circuit is shown in
According to various embodiments of the disclosure, the overcurrent sampling circuit performs overcurrent sampling on the output circuit and passes the sampled current to the overcurrent protection loop circuit; the overcurrent protection loop circuit performs direct current level shifting on the sampled current to result in a control current, and provides a negative feedback to the output current of the output circuit based on the control current.
The subject matter will be further described in detail with reference to the accompanying drawings and the specific embodiments.
As shown in
The overcurrent sampling circuit 12 is configured to perform overcurrent sampling on the output circuit 11, and to pass the sampled current to the overcurrent protection loop circuit 13.
The overcurrent protection loop circuit 13 is configured to perform direct current level shifting on the sampled current to result in a control current, and to provide a negative feedback to the output current of the output circuit 11 based on the control current.
In the output circuit 11, the source of the first PMOS P1 is connected to a power supply VCC, and the drain of the first PMOS P1 is connected to the drain of the first NMOS N1 and the positive input of the amplifier A1 in the overcurrent sampling circuit 12; the source of the first NMOS N1 is grounded (GND), and the gate of the first NMOS N1 is connected to the gate of the second NMOS N2 in the overcurrent sampling circuit 12 and the drain of the fifth NMOS N5 in the overcurrent protection loop circuit 13.
In the overcurrent sampling circuit 12, the source of the second NMOS N2 is grounded, and the drain of the second NMOS N2 is connected to the negative input of the amplifier A1 and the source of the third NMOS N3; the output of the amplifier A1 is connected to the gate of the third NMOS N3, and the drain of the third NMOS N3 is connected to the source of the third PMOS P3 in the overcurrent protection loop circuit 13, and to the power supply VCC via the first resistor R1.
In the overcurrent protection loop circuit 13, the drain of the third PMOS P3 is connected to the gate of the second PMOS P2 and one end of the second resistor R2, and the gate of the third PMOS P3 is connected to the other end of the second resistor R2 and the second reference current source C2; the source of the second PMOS P2 is connected to the power supply VCC, and the drain of the second PMOS P2 is connected to the drain and gate of the fourth NMOS N4 and the gate of the fifth NMOS N5; the source of the fourth NMOS N4 is grounded (GND); the drain of the fifth NMOS N5 is connected to the gate of the first NMOS N1 in the output circuit 11, and to the power supply VCC via the first reference current source C1, and the source of the fifth NMOS N5 is grounded (GND).
In this embodiment, the third PMOS P3 and the second PMOS P2 are configured with same parameters. In other words, the gate-source voltage Vgs1 of the second PMOS P2 is equal to the gate-source voltage Vgs2 of the third PMOS P3.
In the protection circuit, when an overcurrent occurs for the output current Io, the sampled current Iocp of the overcurrent sampling circuit 12 is increased, which pulls down the source voltage of the third PMOS P3, the control current output at the drain of the third PMOS P3 is also pulled down, i.e., the drain current 11 of the second PMOS P2 is increased, and conductance of the fifth NMOS N5 is enhanced, and the gate voltage Vgate of the first NMOS N1 is pulled down by the fifth NMOS N5, and accordingly, the output current Io is also pulled down. As can be seen from
In the output circuit 11, the source of the first PMOS P1 is connected to a power supply VCC, and the drain of the first PMOS P1 is connected to the drain of the first NMOS N1 and the positive input of the amplifier A1 in the overcurrent sampling circuit 12; the source of the first NMOS N1 is grounded (GND), and the gate of the first NMOS N1 is connected to the gate of the second NMOS N2 in the overcurrent sampling circuit 12 and receives a feedback signal from the overcurrent protection loop circuit 13.
In the overcurrent sampling circuit 12, the source of the second NMOS N2 is grounded (GND), and the drain of the second NMOS N2 is connected to the negative input of the amplifier A1 and the source of the third NMOS N3; the output of the amplifier A1 is connected to the gate of the third NMOS N3, and the drain of the third NMOS N3 is connected to the source of the fourth PMOS P4 in the overcurrent protection loop circuit 13, and to the power supply VCC via the first resistor R1.
In the overcurrent protection loop circuit 13, the source of the PMOS P4 is connected to the drain of the third NMOS N3 in the overcurrent sampling circuit 12, and the drain of the fourth PMOS P4 is connected to the gate of the fourth PMOS P4 and to one end of the third resistor R3 and the third reference current source C3; the gate of the second PMOS P2 is connected to the other end of the third resistor R3 and the fourth reference current source C4; the third reference current source C3 is grounded (GND), and the fourth reference current source C4 is connected to the power supply VCC; the source of the second PMOS P2 is connected to the power supply VCC, and the drain of the second PMOS P2 is connected to the drain and gate of the fourth NMOS N4 and the gate of the fifth NMOS N5; the source of the fourth NMOS N4 is grounded (GND); the drain of the fifth NMOS N5 is connected to the gate of the first NMOS N1 in the output circuit 11, and is connected to the power supply VCC via the first reference current source C1, and the source of the fifth NMOS N5 is grounded (GND).
In this embodiment, the fourth PMOS P4 and the second PMOS P2 are configured with same parameters. In other words, the gate-source voltage Vgs1 of the second PMOS P2 is equal to the gate-source voltage Vgs3 of the fourth PMOS P4.
In the protection circuit, when an overcurrent occurs for the output current Io, the sampled current Iocp of the overcurrent sampling circuit is increased, which pulls down the source voltage of the fourth PMOS P4, the control current output at the drain of the fourth PMOS P4 is also pulled down, i.e., the drain current 11 of the second PMOS P2 is increased, and conductance of the fifth NMOS N5 is enhanced, and the gate voltage Vgate of the first NMOS N1 is pulled down by the fifth NMOS N5, and accordingly, the output current Io is also pulled down. As can be seen from
Additionally, in the overcurrent protection circuit shown in
In the output circuit 11, the source of the fifth PMOS P5 is connected to a power supply VCC, and the gate of the fifth PMOS P5 is connected to the gate of the sixth PMOS P6 in the overcurrent sampling circuit 12 and to the drain of the ninth PMOS P9 in the overcurrent protection loop circuit 13, and the drain of the fifth PMOS P5 is connected to the drain of the sixth NMOS N6 and the positive input of the amplifier A2 of the overcurrent sampling circuit 12; and the source of the sixth NMOS N6 is grounded (GND).
In the overcurrent sampling circuit 12, the source of the sixth PMOS P6 is connected to the power supply VCC, and the drain of the sixth PMOS P6 is connected to the negative input of the amplifier A2 and the source of the seventh PMOS P7; the output of the amplifier A2 is connected to the gate of the seventh PMOS P7; the drain of the seventh PMOS P7 is connected to the source of the seventh NMOS N7 in the overcurrent protection loop circuit 13, and is grounded via the fourth resistor R4.
In the overcurrent protection loop circuit 13, the drain of the seventh NMOS N7 is connected to one end of the fifth resistor R5 and the gate of the eighth NMOS N8, and the gate of the seventh NMOS N7 is connected to the other end of the fifth resistor R5 and the sixth reference current source C6; the sixth reference current source C6 is connected to the power supply VCC; the source of the eighth NMOS N8 is grounded, (GND), and the drain of the eighth NMOS N8 is connected to the drain and gate of the eighth PMOS P8 and the gate of the ninth PMOS P9; the source of the eighth PMOS P8 is connected to the power supply VCC; the drain of the ninth PMOS P9 is connected to the gate of the fifth PMOS P5 in the output circuit 11, and is grounded (GND) via the seventh reference current source C7; the source of the ninth PMOS P9 is connected to the power supply VCC.
In this embodiment, the seventh NMOS N7 and the eighth NMOS N8 are configured with same parameters. In other words, the gate-source voltage Vgs4 of the seventh NMOS N7 is equal to the gate-source voltage Vgs5 of the eighth NMOS N8.
In the protection circuit, when an overcurrent occurs for the output current Io, the sampled current Iocp of the overcurrent sampling circuit 12 is increased, which pulls up the source voltage of the seventh NMOS N7, the control current outputted at the drain of the seventh NMOS N7 is pulled down, i.e., the source current 11 of the eighth NMOS N8 is decreased, conductance of the ninth PMOS P9 is enhanced, the gate voltage Vgate of the fifth PMOS P5 is pulled up by the ninth PMOS P9 and the output current Io is also pulled down. As can be seen from
Based on the overcurrent protection circuit, the disclosure further provides an overcurrent protection method. As shown in
At step 101, an overcurrent sampling circuit performs overcurrent sampling on an output circuit.
At step 102, the overcurrent protection loop circuit performs direct current level shifting on the sampled current to result in a control current.
At step 103, the overcurrent protection loop circuit provides a negative feedback to the output current of the output circuit based on the control current.
Based on the overcurrent protection circuit, the disclosure further provides an integrated circuit, which includes the aforesaid overcurrent protection circuit including an output circuit 11, an overcurrent sampling circuit 12 and an overcurrent protection loop circuit 13.
The overcurrent sampling circuit 12 is configured to perform overcurrent sampling on the output circuit 11, and pass the sampled current to the overcurrent protection loop circuit 13.
The overcurrent protection loop circuit 13 is configured to perform direct current level shifting on the sampled current to result in a control current, and provide a negative feedback to the output current of the output circuit 11 based on the control current.
In the output circuit 11, the source of the first PMOS P1 is connected to a power supply VCC, and the drain of the first PMOS P1 is connected to the drain of the first NMOS N1 and the positive input of the amplifier A1 in the overcurrent sampling circuit 12; the source of the first NMOS N1 is grounded (GND), and the gate of the first NMOS N1 is connected to the gate of the second NMOS N2 in the overcurrent sampling circuit 12 and the drain of the fifth NMOS N5 in the overcurrent protection loop circuit 13.
In the overcurrent sampling circuit 12, the source of the second NMOS N2 is grounded, and the drain of the second NMOS N2 is connected to the negative input of the amplifier A1 and the source of the third NMOS N3; the output of the amplifier A1 is connected to the gate of the third NMOS N3, and the drain of the third NMOS N3 is connected to the source of the third PMOS P3 in the overcurrent protection loop circuit 13, and to the power supply VCC via the first resistor R1.
In the overcurrent protection loop circuit 13, the drain of the third PMOS P3 is connected to the gate of the second PMOS P2 and one end of the second resistor R2, and the gate of the third PMOS P3 is connected to the other end of the second resistor R2 and the second reference current source C2; the source of the second PMOS P2 is connected to the power supply VCC, and the drain of the second PMOS P2 is connected to the drain and gate of the fourth NMOS N4 and the gate of the fifth NMOS N5; the source of the fourth NMOS N4 is grounded (GND); the drain of the fifth NMOS N5 is connected to the gate of the first NMOS N1 in the output circuit 11, and to the power supply VCC via the first reference current source C1, and the source of the fifth NMOS N5 is grounded (GND).
In this embodiment, the third PMOS P3 and the second PMOS P2 are configured with same parameters. In other words, the gate-source voltage Vgs1 of the second PMOS P2 is equal to the gate-source voltage Vgs2 of the third PMOS P3.
In the protection circuit, when an overcurrent occurs for the output current Io, the sampled current Iocp of the overcurrent sampling circuit 12 is increased, which pulls down the gate voltage of the third PMOS P3, the control current output at the drain of the third PMOS P3 is also pulled down, i.e., the drain current 11 of the second PMOS P2 is increased, and conductance of the fifth NMOS N5 is enhanced, and the gate voltage Vgate of the first NMOS N1 is pulled down by the fifth NMOS N5, and accordingly, the output current Io is also pulled down. As can be seen from
In the output circuit 11, the source of the first PMOS P1 is connected to a power supply VCC, and the drain of the first PMOS P1 is connected to the drain of the first NMOS N1 and the positive input of the amplifier A1 in the overcurrent sampling circuit 12; the source of the first NMOS N1 is grounded (GND), and the gate of the first NMOS N1 is connected to the gate of the second NMOS N2 in the overcurrent sampling circuit 12 and receives a feedback signal from the overcurrent protection loop circuit 13.
In the overcurrent sampling circuit 12, the source of the second NMOS N2 is grounded (GND), and the drain of the second NMOS N2 is connected to the negative input of the amplifier A1 and the source of the third NMOS N3; the output of the amplifier A1 is connected to the gate of the third NMOS N3, and the drain of the third NMOS N3 is connected to the source of the fourth PMOS P4 in the overcurrent protection loop circuit 13, and to the power supply VCC via the first resistor R1.
In the overcurrent protection loop circuit 13, the source of the PMOS P4 is connected to the drain of the third NMOS N3 in the overcurrent sampling circuit 12, and the drain of the fourth PMOS P4 is connected to the gate of the fourth PMOS P4 and to one end of the third resistor R3 and the third reference current source C3; the gate of the second PMOS P2 is connected to the other end of the third resistor R3 and the fourth reference current source C4; the third reference current source C3 is grounded (GND), and the fourth reference current source C4 is connected to the power supply VCC; the source of the second PMOS P2 is connected to the power supply VCC, and the drain of the second PMOS P2 is connected to the drain and gate of the fourth NMOS N4 and the gate of the fifth NMOS N5; the source of the fourth NMOS N4 is grounded (GND); the drain of the fifth NMOS N5 is connected to the gate of the first NMOS N1 in the output circuit 11, and is connected to the power supply VCC via the first reference current source C1, and the source of the fifth NMOS N5 is grounded (GND).
In this embodiment, the fourth PMOS P4 and the second PMOS P2 are configured with same parameters. In other words, the gate-source voltage Vgs1 of the second PMOS P2 is equal to the gate-source voltage Vgs3 of the fourth PMOS P4.
In the protection circuit, when an overcurrent occurs for the output current Io, the sampled current Iocp of the overcurrent sampling circuit 12 is increased, which pulls down the gate voltage of the fourth PMOS P4, the control current output at the drain of the fourth PMOS P4 is also pulled down, i.e., the drain current 11 of the second PMOS P2 is increased, and conductance of the fifth NMOS N5 is enhanced, and the gate voltage Vgate of the first NMOS N1 is pulled down by the fifth NMOS N5, and accordingly, the output current Io is also pulled down. As can be seen from
Additionally, in the overcurrent protection circuit shown in
In the output circuit 11, the source of the fifth PMOS P5 is connected to a power supply VCC, and the gate of the fifth PMOS P5 is connected to the gate of the sixth PMOS P6 in the overcurrent sampling circuit 12 and to the drain of the ninth PMOS P9 in the overcurrent protection loop circuit 13, and the drain of the fifth PMOS P5 is connected to the drain of the sixth NMOS N6 and the positive input of the amplifier A2 of the overcurrent sampling circuit 12; and the source of the sixth NMOS N6 is grounded (GND).
In the overcurrent sampling circuit 12, the source of the sixth PMOS P6 is connected to the power supply VCC, and the drain of the sixth PMOS P6 is connected to the negative input of the amplifier A2 and the source of the seventh PMOS P7; the output of the amplifier A2 is connected to the gate of the seventh PMOS P7; the drain of the seventh PMOS P7 is connected to the source of the seventh NMOS N7 in the overcurrent protection loop circuit 13, and is grounded via the fourth resistor R4.
In the overcurrent protection loop circuit 13, the drain of the seventh NMOS N7 is connected to one end of the fifth resistor R5 and the gate of the eighth NMOS N8, and the gate of the seventh NMOS N7 is connected to the other end of the fifth resistor R5 and the sixth reference current source C6; the sixth reference current source C6 is connected to the power supply VCC; the source of the eighth NMOS N8 is grounded, (GND), and the drain of the eighth NMOS N8 is connected to the drain and gate of the eighth PMOS P8 and the gate of the ninth PMOS P9; the source of the eighth PMOS P8 is connected to the power supply VCC; the drain of the ninth PMOS P9 is connected to the gate of the fifth PMOS P5 in the output circuit 11, and is grounded (GND) via the seventh reference current source C7; the source of the ninth PMOS P9 is connected to the power supply VCC.
In this embodiment, the seventh NMOS N7 and the eighth NMOS N8 are configured with same parameters. In other words, the gate-source voltage Vgs4 of the seventh NMOS N7 is equal to the gate-source voltage Vgs5 of the eighth NMOS N8.
In the protection circuit, when an overcurrent occurs for the output current Io, the sampled current Iocp of the overcurrent sampling circuit 12 is increased, which pulls up the source voltage of the seventh NMOS N7, the control current outputted at the drain of the seventh NMOS N7 is pulled down, i.e., the source current 11 of the eighth NMOS N8 is decreased, conductance of the ninth PMOS P9 is enhanced, the gate voltage Vgate of the fifth PMOS P5 is pulled up by the ninth PMOS P9, and the output current Io is also pulled down. As can be seen from
The descriptions above are just preferred embodiments of the disclosure, but are not intended to limit the scope thereof.
Number | Date | Country | Kind |
---|---|---|---|
201310267624.5 | Jun 2013 | CN | national |