Claims
- 1. An overvoltage protection monolithic semiconductor integrated circuit having a first terminal adapted to receive a first voltage and a second terminal adapted to receive a second voltage, said circuit comprising an output thyristor coupled between said first and second terminals for shunting said first voltage to said second voltage when said first voltage exceeds a predetermined value and a thermal limit circuit coupled to said output thyristor enabling said thyristor to shunt said first voltage to said second voltage when a predetermined temperature is exceeded.
- 2. The circuit according to claim 1 wherein the structure of said output thyristor comprises:
- a substrate of a first conductivity type forming an anode of said output thyristor;
- a first region having a second conductivity type formed on a surface of said substrate;
- a second region having said first conductivity type formed on a surface of a first portion of said first region;
- a third region having said second conductivity type formed on a surface of a portion of said second region and forming a cathode of said output thyristor; and
- a fourth region having said second conductivity type formed on a surface of a second portion of said first region and forming a gate of said output thyristor.
- 3. The circuit according to claim 1 wherein the structure of said output thyristor comprises:
- a substrate of a first conductivity type forming an cathode of said output thyristor;
- a first region having a second conductivity type formed on a surface of said substrate;
- a second region having said first conductivity type formed on a surface of said first region;
- a third region having said second conductivity type formed on a surface of a portion of said second region and forming an anode of said output thyristor; and
- a fourth region having said first conductivity type formed on a surface of a second portion of said second region and forming a gate of said output thyristor.
- 4. The circuit according to claim 1 wherein the structure of said output thyristor comprises:
- a substrate of a first conductivity type forming an anode of said output thyristor;
- a first region having a second conductivity type formed on a surface of said substrate;
- a second region having said first conductivity type formed on a surface of a first portion of said first region;
- a third region having said second conductivity type formed on a surface of a portion of said second region and forming a cathode of said output thyristor;
- a fourth region having said first conductivity type formed on a surface of a second portion of said first region;
- a fifth region having said second conductivity type formed on a surface of said fourth region and forming a source of a MOS transistor;
- a polysilicon layer overlying a portion of said first region, said second region, said third region, said fourth region, and said fifth region and forming a gate of said MOS transistor, said MOS transistor for triggering said output thyristor; and
- an insulating layer formed between said polysilicon layer and said portion of said first, second, third, fourth and fifth regions.
- 5. An overvoltage protection monolithically integrated circuit having a first terminal adapted to receive a first voltage and a second terminal adapted to receive a second voltage, said circuit comprising:
- an output thyristor coupled between said first terminal and said second terminal;
- first means for supplying a reference voltage;
- second means coupled to said first means and said output thyristor for comparing said reference voltage to said first voltage; and
- third means coupled to said second means for triggering said output thryistor when a predetermined temperature is exceeded.
Parent Case Info
This application is a continuation, of application Ser. No. 535,180, filed 9/23/83 now abandoned.
US Referenced Citations (5)
Continuations (1)
|
Number |
Date |
Country |
Parent |
535180 |
Sep 1983 |
|