Claims
- 1. A parallel AD converter, comprising:
a reference voltage generator for generating a plurality of reference voltages; a first amplifier array constituted by arranging first differential amplifiers, in which an analog signal is inputted to a comparison input end of each of said first differential amplifiers, and a corresponding reference voltage among said plurality of reference voltages generated by said reference voltage generator is inputted to a reference input end of each of said first differential amplifiers, respectively, and each first differential amplifier has a reset switch that is controlled so as to be opened or closed by a predetermined control clock between both input ends and amplifies a potential difference between both input ends; and a second amplifier array in which interpolation amplifiers, each of which interpolates and amplifies a portion between output voltages from the first differential amplifiers adjacent to each other in said first amplifier array, and second differential amplifiers, each of which amplifies the output voltage from every other first differential amplifier in said first amplifier array, are alternately arranged, wherein each of the interpolation amplifier and the second differential amplifier in said second amplifier array includes: an active element in a load; and a switching unit for selectively constituting first and second load elements by switching said active element in synchronization with said control clock.
- 2. The parallel AD converter according to claim 1, wherein said first load element is a transistor, and said second load element is a diode.
- 3. The parallel AD converter according to claim 2, further comprising a capacitor for keeping a voltage of said diode when said load element is the diode.
- 4. The parallel AD converter according to claim 2, wherein the transistor of said load element comprises a cascode connected transistor, and
- 5. The parallel AD converter according to claim 1, wherein said interpolation amplifier and said second differential amplifier in said second amplifier array are constituted by a folded cascode amplifier.
- 6. The parallel AD converter according to claim 1, wherein said first differential amplifier has a two-stage amplifying stage, and an output linear range of an amplifying stage at a second stage is narrower than an output linear range of an amplifying stage at a first stage.
- 7. The parallel AD converter according to claim 2, further comprising a sample/hold circuit for sampling said analog signal, and holding for a certain period, and then sending its hold voltage to a comparison input end of said first differential amplifier,
wherein said switching unit diode-connects said load element during a sampling period of said sample/hold circuit.
- 8. The parallel AD converter according to claim 7, wherein said sample/hold circuit is integrated on a same substrate together with said reference voltage generator, said first amplifier array and said second amplifier array.
- 9. A parallel-type AD converter, comprising:
a reference voltage generator for generating a plurality of reference voltages; a first amplifier array constituted by arranging first differential amplifiers, in which an analog signal is inputted to a comparison input end of each of said first differential amplifiers, and a corresponding reference voltage among said plurality of reference voltages generated by said reference voltage generator is inputted to a reference input end of each of said first differential amplifiers, respectively, and each first differential amplifier has a reset switch that is controlled so as to be opened or closed by a predetermined control clock between both input ends and amplifies a potential difference between both input ends; and a second amplifier array in which complementary amplifiers, each of which interpolates and amplifies a portion between output voltages from the first differential amplifiers adjacent to each other in said first amplifier array, and second differential amplifiers, each of which amplifies the output voltage from every other first differential amplifier in said first amplifier array, are alternately arranged, wherein each of the interpolation amplifier and the second differential amplifier in said second amplifier array includes: a load transistor; a switching unit for selectively diode-connecting said load transistor in synchronization with said control clock; and a capacitor for keeping a voltage of said load transistor when said load-transistor is diode-connected.
- 10. The parallel AD converter according to claim 9, wherein said load transistor comprises cascode connected transistors, and
- 11. The parallel AD converter according to claim 9, wherein said interpolation amplifier and said second differential amplifier in said second amplifier array are constituted by a folded cascode amplifier.
- 12. The parallel AD converter according to claim 9, wherein said first differential amplifier has a two-stage amplifying stage, and an output linear range of an amplifying stage at a second stage is narrower than an output linear range of an amplifying stage at a first stage.
- 13. The parallel AD converter according to claim 10, further comprising a sample/hold circuit for sampling said analog signal, and holding for a certain period, and then sending its hold voltage to a comparison input end of said first differential amplifier,
wherein said switching unit diode-connects said load transistor during a sampling period of said sample/hold circuit.
- 14. The parallel AD converter according to claim 13, wherein said sample/hold circuit is integrated on a same substrate together with said reference voltage generator, said first amplifier array and said second amplifier array.
Priority Claims (1)
Number |
Date |
Country |
Kind |
P2002-009515 |
Jan 2002 |
JP |
|
CROSS REFERENCES TO RELATED APPLICATIONS
[0001] The present document is based on Japanese Priority Document JP 2002-009515, filed in the Japanese Patent Office on Jan. 18, 2002, the entire contents of which being incorporated herein by reference.