Claims
- 1. A parallel shift register, comprising:
- a plurality of digital storage cells, each digital storage cell adapted for storing a bit of information in digital format;
- input logic circuitry having a plurality of input lines connectable to selected digital storage cells by tap switches; output logic circuitry having one or more output lines connectable to selected digital storage cells by output switches;
- each of said tap switches for selectively connecting one of said digital storage cells to a selected first input of said input logic circuitry.
- 2. A parallel shift register employing a parallel architecture, comprising:
- a plurality of cells, each cell for storing a bit of digital information;
- input switches coupled to each of said cells for selectively providing digital information from an input line for storage in each of said cells;
- output switches coupled to each of said cells for selectively connecting each of said cells to an output line; and
- control circuitry for controlling the operation of the input switches and the output switches.
- 3. The apparatus of claim 2, wherein the input line is selectively coupled to the output line so as to permit selective feedback of information from one cell to another cell.
- 4. The apparatus of claim 2, wherein the cells comprise semiconductor memory elements.
- 5. The apparatus of claim 2, wherein the cells comprise flip-flops.
- 6. The apparatus of claim 2, wherein the control circuitry comprises a time signal generator.
Parent Case Info
This application is a division of application Ser. No. 08/346,159, filed Nov. 29, 1994, now U.S. Pat. No. 5,574,673 which is a continutation-in-part of application Ser. No. 08/159,969, filed Nov. 29, 1993, now abandoned.
Government Interests
The Government may have certain rights in the invention, which was supported in part under Contract No. N66001-92--D-0092 (U.S. Navy).
US Referenced Citations (8)
Non-Patent Literature Citations (5)
Entry |
The Mathematical Theory of Optimazation, pp. 217-226. |
Chandrakasan, A. P.; Sheng, S.; and Brodersen, R. W., "Low-Power CMOS Digital Design", IEEE Journal of Solid-State Circuits, vol. 27, No. 4, pp. 473-484, Apr. 1992. |
Friedman, A.D.; and Menon, P.R., Theory & Design Of Switching Circuits, pp. 335-336. |
Lin, S.; and Costell, D.J., Jr., Error Control Coding: Fundamental and Applications, pp. 108-109. |
Liu, D.; and Svennsson, C., "Trading Speed for Low Power by Choice of Supply and Threshold Voltages", IEEE Journal of Solid-State Circuits, vol. 28, No. 1, pp. 10-17, Jan. 1993. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
346159 |
Nov 1994 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
159969 |
Nov 1993 |
|