The present invention relates to an architecture for cache hierarchies in a computing system.
Contemporary processor designs often address bandwidth constraints imposed by system buses by providing on-chip or on-package cache memory. Various caching schemes are known. Some schemes provide a single unified cache that stores both instruction data and variable data. Other schemes provide multi-level cache hierarchies in which a lowest level cache, the cache closest to the processor core, is very fast but very small when measured against higher level caches. The higher level caches may be increasingly larger and, therefore, may be slower than their lower level counterparts, but their greater capacity tends to reduce data evictions rates and extend the useful life of cached data. To improve hit rates and to avoid cache pollution, still other caching schemes may provide separate instruction and data caches, which enable higher hit rates due to increased code or data locality found in typical applications' code and data streams.
Future microprocessors may employ super scalar designs in which multiple instructions will be executed in a single cycle. In this domain, a cache hierarchy that responds only to a single data request per cycle may become a bandwidth-limiting element within the processor. Although some known cache schemes, such as multi-ported or multi-banked caches, can accommodate multiple load requests in a single cycle, these known schemes are difficult to implement. Multi-port architectures are complex and difficult to build as separate circuitry is required to accommodate each additional port. Multi-banked architectures introduce complex circuitry to recognize and manage bank conflicts. Accordingly, the inventors perceive a need in the art for a low-complexity cache hierarchy in which a single level of cache may respond efficiently to multiple load requests per cycle.
Embodiments of the present invention provide parallel cachelets in a microprocessor. A single level of cache may include a plurality of independently addressable cachelets. The level of cache may accept multiple load requests in a single cycle and apply each to a respective cachelet. Depending upon the content stored in each cachelet, the cachelet may generate a hit/miss response to the respective load request. Load requests that hit their cachelets may be satisfied therefrom. Load requests that miss their cachelets may be referred to another level of cache.
The cache design of
Requests 200, according to an embodiment, may include a field 220 for conventional load data and additionally may include a valid field 230 and a cachelet pointer (“CP”) field 240.
In an embodiment, the cachelet pointer 240 may identify a cachelet within the cache to which the request 200 is directed. The valid field 230 may identify whether data in the cachelet pointer 240 is valid.
When a reply by the cache 100 furnishes data 250 in response to a request. The reply may identify a cachelet from which the data was furnished. Thus, replies from the cache 100 also may include a cachelet pointer 260 identifying the cachelet that furnished the data.
Once all load requests are assigned to a cachelet, a lookup may be performed at each cachelet. Each cachelet may determine whether its respective load request hits the cachelet (box 1050). If so, the requested data may be read from the cachelet and furnished to the requester (box 1060). If not, the load request may advance to other layers of cache, possibly to system memory, until the requested data is found and stored in the cachelet (box 1070). Thereafter, the requested data is furnished to the requester (box 1060). When data is returned to the requesters, it may include a cachelet pointer identifying the cachelet that furnished the data.
By way of example, consider operation of the method 1000 when a plurality of loads L1–L12 are received for the first time. Each of the loads may be assigned to a respective cachelet according to the default scheme. When data is returned in response to the loads, a CP pointer may identify the cachelet assignment that was made for the respective load. New loads may continue to be assigned cachelets according to a round-robin scheme. Thus, in this example, loads L1–L12 after having been delivered to the cache 100 for the first time, may have been given cachelet assignments as shown below in Table 1.
Table 1 also illustrates contents of the valid bit and cachelet pointer of the loads L1–L12 as they might be presented to the cache.
Of course, due to the dynamic behavior of programs, the grouping of loads can be expected to vary significantly. There can be no expectation that new loads will be presented to a cache simultaneously or that a grouping of loads that were presented collectively to the cache in one cycle will be presented as a group in some later cycle.
Consider an example wherein loads L3, L4, L7 and a new load, L13, are presented to the cache 100 in a single cycle. The content of the valid bit and the cachelet pointer of these load is illustrated in Table 2.
Loads L3 and L7 present a conflict; both are addressed to cachelet 2. Load L13 is new, it may be assigned to the next cachelet in the round-robin scheme, cachelet 0. To resolve the conflict between loads L3 and L7, one may be presented to cachelet 2; the other may be assigned to an unused cachelet. In the example shown in Table 2, load L7 is shown as being assigned to cachelet 1. Thereafter, each load may be applied to its respective cachelet to determine whether requested data is present therein. If so, the cachelet may furnish the requested data to the requester and identify the cachelet in which the requested data was found.
In the example of Table 2, load L7 is shown being redirected from cachelet 2 to cachelet 1. Although a load may be redirected, the load need not always miss the new cachelet. It is possible, due to processing of other loads, that the data sought by load L7 will be present in the cache. Embodiments of the present invention permit multiple copies of the same data to be present in more than one cachelet.
Redirection of loads in the presence of a cachelet conflict can improve bandwidth for load requests. Without such redirection, given the conflict shown in Table 2, only one of the loads L3 or L7 could be granted. If load L3 were granted, load L7 would have to be stalled until the address cachelet completed processing for load L3. Redirection permits the load L7 to be granted also, even in the face of the cachelet conflict. With redirection, the load L7 may be applied and unused cachelet and, if the cachelet stores the requested data, the load may be satisfied earlier than if it were stalled.
The cache 330 may include cachelets 340 as described above and an address manager 350. The address manager 350 may perform cachelet assignment as described herein. In the embodiment shown in
In this embodiment, a cachelet manager may be provided in a communication path between the instruction decoder 410 and the load/store units 420. Cachelet assignment functions may occur as load instructions are passed to the load/store units 420.
Providing cachelet assignment functions at instruction execution as in
The cachelet 500 may include an address decoder 540. The address decoder may index one of the sets 510–514 in response to an address signal applied on an input 550 to the cachelet 500. During a write of data to the cachelet 500, the address decoder activates one of the cache lines (say, 511) identified by the address signal, causing data to be stored in the cache line 511. During a read of data from the cachelet 500, activation of the cache line 511 may cause the cache line 511 to output stored data from the cachelet 500. Typically, only a portion of a complete address is used to activate a cache line 511;
The cachelet 500 also may include a tag comparator 550, having two inputs. A first input is provided in communication with the tag field 530 of each of the cache lines 511–214. A second input receives a portion of the address signal, called “Addrtag” in
The cachelet 500 also may include a gate 560 coupled to the output of the cache lines 511–214 and controlled by the tag comparator 550. The gate 560 may be rendered conductive in response to a cache hit but non-conductive in response to a cache miss. Thus, the gate 560 may permit the cachelet 500 to output data only when requested data is present in the cachelet 500.
The cachelet structure may be repeated for each of the cachelets in a layer of cache. Structures for multiple cachelets 500, 570 and 580 are illustrated in
The cachelet structure illustrated in
An interesting aspect of the behavior of the parallel cachelets is that they provide a form of implicit set associativity. Since the same entry of all the cachelets can hold different data, an implicit form of set associativity may be constructed within a cache. Even if the cachelets are direct mapped, if two loads with addresses that would normally be direct mapped to the same entry of a cache actually are assigned different cachelets, then both loads can be satisfied. This effectively allows the parallel cachelets to behave as a set associative cache, with the same entry of all the cachelets forming a set. The number of cachelets determines the maximum number of “ways” of the implicit set associativity. However, this is not quite the same as normal set associativity in that there is less flexibility in the use of the entries of a set. Also, the replacement policy within the set is determined by the cachelet assignment process; effectively, it may become random and not LRU as is found in traditional set associative caches.
Complementing implicit set associativity, the parallel cachelet scheme also provides a form of on-demand replication that can facilitate concurrent memory accesses. Replication allows multiple dynamic loads to access the same data concurrently in multiple cachelets. The replication also decreases the potential for cachelet conflicts. It is possible, however, that too much replication can become wasteful and can reduce cachelet hit rates.
Hence, the parallel cachelet scheme provides two important attributes: on-demand replication of data in multiple cachelets to provide increased bandwidth (simulating multi-porting); and implicit set associativity that allows different data to be stored in the same entry of different cachelets to provide better overall hit rate (simulating set associativity).
During operation, when a load instruction is being executed, a load request first is applied to cache layer 0. If the request hits the layer 0 cache, it furnishes the data. Otherwise, if the request misses the layer 0 cache, the request is applied to the level 1 cache. Each level of cache performs a cache lookup (determines a hit or a miss) and furnishes the data if it is able to do so. Otherwise, the request advances to successively higher levels of cache until it is determined that no cache stores the requested data. In this event, the data is requested from system memory (represented as 640 in
According to an embodiment, one or more of the layers of cache may have an architecture according to the parallel cachelet scheme. Cache layer 0610 is shown as comprising parallel cachelets. In this case, when data requests are applied to cache layer 0610, each request may be assigned and applied to a respective cachelet. If a request misses the cachelet, it may be applied to the layer 1 cache 620. The layer 1 cache 620 may be (but need not be) provisioned according to the parallel cachelet architecture.
Store instructions may be treated differently from loads. In an embodiment, the parallel cachelets may operate according to a write-through and write-no-allocate policy. When a store retires, its data may be broadcast to all cachelets in a layer to update them. Each cachelet may perform an independent tag match. Those cachelets that register a tag match may store the newly broadcast data in the corresponding set. Retiring stores interfere with overall performance only when store retirement is holding up the pipeline.
Several embodiments of the present invention are specifically illustrated and described herein. However, it will be appreciated that modifications and variations of the present invention are covered by the above teachings and within the purview of the appended claims without departing from the spirit and intended scope of the invention.
This application is a continuation of U.S. application Ser. No. 09/891,523, filed Jun. 27, 2001 now abandoned, which claims benefit to U.S. Provisional Application Ser. No. 60/287,707, filed May 2, 2001.
Number | Name | Date | Kind |
---|---|---|---|
4905141 | Brenza | Feb 1990 | A |
5210842 | Sood | May 1993 | A |
5381533 | Peleg et al. | Jan 1995 | A |
5410668 | Hilton | Apr 1995 | A |
5432947 | Doi | Jul 1995 | A |
5495617 | Yamada | Feb 1996 | A |
5530932 | Carmean et al. | Jun 1996 | A |
5630146 | Conary et al. | May 1997 | A |
5632038 | Fuller | May 1997 | A |
5634131 | Matter et al. | May 1997 | A |
5666513 | Whittaker | Sep 1997 | A |
5666537 | Debnath et al. | Sep 1997 | A |
5752045 | Chen | May 1998 | A |
5781783 | Gunther et al. | Jul 1998 | A |
5796978 | Yoshioka et al. | Aug 1998 | A |
5809532 | Eno et al. | Sep 1998 | A |
5901322 | Herbst et al. | May 1999 | A |
5913223 | Sheppard et al. | Jun 1999 | A |
5931951 | Ando | Aug 1999 | A |
6041401 | Ramsey et al. | Mar 2000 | A |
6115793 | Gruber et al. | Sep 2000 | A |
6128704 | Jun | Oct 2000 | A |
6167510 | Tran | Dec 2000 | A |
6219796 | Bartley | Apr 2001 | B1 |
6307281 | Houston | Oct 2001 | B1 |
6327643 | Egan | Dec 2001 | B1 |
6349364 | Kai et al. | Feb 2002 | B1 |
6381671 | Ayukawa et al. | Apr 2002 | B1 |
6427188 | Lyon et al. | Jul 2002 | B1 |
6442667 | Shiell et al. | Aug 2002 | B1 |
6449694 | Burgess, Jr. et al. | Sep 2002 | B1 |
6528974 | Mirov et al. | Mar 2003 | B1 |
6549987 | Rappoport et al. | Apr 2003 | B1 |
6608476 | Mirov et al. | Aug 2003 | B1 |
20020129201 | Maiyuran et al. | Sep 2002 | A1 |
Number | Date | Country |
---|---|---|
WO 9737307 | Oct 1997 | WO |
Number | Date | Country | |
---|---|---|---|
20060117141 A1 | Jun 2006 | US |
Number | Date | Country | |
---|---|---|---|
60287707 | May 2001 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09891523 | Jun 2001 | US |
Child | 11327454 | US |