Claims
- 1. A parallel data bus comprising:(a) at least one channel for data, said data being characterized by a bit time; and (b) a clocking and control channel for clock synchronization and data control information, said clocking and control channel carrying a signal, said signal having high and low times in units equal to one said bit time, said signal having first and second edges, said first edge having fixed phase and said second edge being phase modulated.
- 2. A parallel data bus as recited in claim 1, wherein said first edge carries bit timing information for said clock synchronization.
- 3. A parallel data bus as recited in claim 1, wherein said second edge carries at least control data information.
- 4. A parallel data bus as recited in claim 1, wherein said second edge carries at least framing data.
- 5. A parallel data bus as recited in claim 1, wherein said second edge carries control data information and framing data.
- 6. A parallel data bus as recited in claim 2, wherein said first edge regulates a delay-locked loop for extending said clock synchronization.
- 7. A parallel data bus as recited in claim 2, wherein said first edge regulates a phase-locked loop for extending said clock synchronization.
- 8. A parallel data bus comprising:a) at least one channel for data, said data being characterized by a bit time; and b) a clocking and control channel for clock synchronization and data control information, said clocking and control channel carrying a signal, said signal having high and low times in units equal to one said bit time and said signal having first and second edges, said first edge having fixed phase for carrying bit timing information for said clock synchronization, and said second edge being phase-modulated for carrying at least said data control information.
- 9. A parallel data bus as recited in claim 8, said clocking and control channel having a clock rate and said parallel data bus carrying data multiplexed at a multiplexing cycle rate, wherein said clock rate is chosen to be equal to said multiplexing cycle rate.
- 10. A parallel data bus as recited in claim 8, wherein said second edge carries control data information and framing data.
- 11. A parallel data bus as recited in claim 8, wherein said first edge regulates a delay-locked loop for extending said clock synchronization.
- 12. A parallel data bus as recited in claim 8, wherein said first edge regulates a phase-locked loop for extending said clock synchronization.
- 13. A parallel data bus comprising:a) at least one channel for data, said data being characterized by a bit time; and b) a clocking and control channel for clock synchronization and data control information, said clocking and control channel carrying a signal having high and low times in units equal to one said bit time, said signal having first and second edges, said first edge having fixed phase and said second edge being phase-modulated.
BACKGROUND OF THE INVENTION
This application is continuation-in-part of Ser. No. 08/997,777 Dec. 24, 1997.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
3925762 |
Heitlinger et al. |
Dec 1975 |
|
4972161 |
Davies et al. |
Nov 1990 |
|
5140611 |
Jones et al. |
Aug 1992 |
|
5568526 |
Ferraiolo et al. |
Oct 1996 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/997777 |
Dec 1997 |
US |
Child |
09/002113 |
|
US |