The background description provided herein is for the purpose of generally presenting the context of the disclosure. Work of the presently named inventors, to the extent it is described in this background section, as well as aspects of the description that may not otherwise qualify as prior art at the time of filing, are neither expressly nor impliedly admitted as prior art against the present disclosure.
Computing and electronic devices often execute an operating system or applications to implement functionalities of the device. The operating system or applications of a device, however, are unable to execute until boot code is used to configure and boot the device for operation. When booting a device, portions of the boot code are copied from a non-volatile memory of the device in the form of boot images. Each of the boot images is typically copied to a volatile memory of the device for validation or other boot operations before a next boot image is copied from the non-volatile memory. Waiting for a processor to complete validation or other boot operations for each boot image, however, can delay the loading of other boot images and introduce significant delays into the boot process.
The details of one or more implementations are set forth in the accompanying drawings and the description below. Other features and advantages will be apparent from the description and drawings. As such, this Summary should not be considered to describe essential features nor used to limit the scope of the claimed subject matter.
A method is described for initiating, via a direct memory access (DMA) controller, a first transfer operation of a first boot image from a first memory into a second memory. After completion of the first transfer operation, the method then initiates a validation operation of the first boot image in the first memory to verify that the first boot image is secure. Prior to completion of the validation operation, a second transfer operation is initiated to transfer a second boot image from the first memory into the second memory.
Another method is described for retrieving a header image from a non-volatile memory that stores multiple boot images, which are described by the header image. The method then constructs, based on the header images, a structure and descriptors that describe source locations of the multiple boot images and destination locations of the multiple boot images in a volatile memory. The structure and descriptors are then issued effective to cause a memory controller to transfer at least one of multiple boot images into the volatile memory while a processor validates a previously-transferred one of the multiple boot images.
A System-on-Chip is described that includes a boot manager that is configured to implement parallel boot operations. In some aspects, the boot manager initiates, via a memory controller, a first direct memory access (DMA) transfer operation that transfers a first of the multiple boot images from a non-volatile memory to a volatile memory. After completion of the first DMA transfer operation, the boot manager causes a processor to initiate a validation operation to validate the first boot image in the volatile memory. Prior to completion of the validation operation, the boot manager initiates a second DMA transfer operation that transfers a second of the multiple boot images from the non-volatile memory to the volatile memory.
The details of one or more implementations are set forth in the accompanying drawings and the description below. Other features and advantages will be apparent from the description and drawings.
In the figures, the left-most digit of a reference number identifies the figure in which the reference number first appears. The use of the same reference numbers in different instances in the description and the figures indicate like elements.
Conventional techniques for loading boot images sequentially transfer each boot image after a previously-transferred boot image is validated. For example, once a memory controller has transferred a boot image into volatile memory, the memory controller waits until a processor has validated the boot image before starting a transfer of a next boot image. Further, boot images are typically large in size due to the complex nature of devices, which results in validation operations for each boot image consuming a considerable number of processing cycles and time. This not only delays the transfer and validation of each subsequent boot image, but has a cumulative effect of significantly slowing an entire boot up sequence.
This disclosure describes apparatuses and techniques for parallelizing boot operations, which enable boot images to be transferred into volatile memory while other boot images are being validated. Once a boot image is transferred from non-volatile memory into volatile memory, validation of the boot image and transfer of a next boot image are performed in substantially concurrent fashion. By so doing, subsequent boot images can be transferred without waiting for validations of previously-transferred boot images to complete. This can be effective to reduce delays in the boot process and reduce an overall boot time of a device by as much as 40 percent to 50 percent.
The following discussion describes an operating environment, techniques that may be employed in the operating environment, and a System-on-Chip (SoC) in which components of the operating environment can be embodied. In the discussion below, reference is made to the operating environment by way of example only.
Operating Environment
Generally, computing devices 102 have operational states ranging from an “off” state to an “on” state. These states may include a fully off state (mechanical off), suspend state, sleep state, hibernation state, idle state, active state, and the like. When transitioning from a lower operational state to a higher operational state (e.g., from an off state to an active state), computing device 102 is booted. Booting computing device 102 includes executing low-level code (e.g., boot code) to configure components of computing device 102 for operation and control by higher-level software, such as firmware, operating system, or applications.
Each computing device 102 includes processor core 116 (e.g. an application processor core) and computer-readable storage media 118 (CRM 118). Although shown as a single core, processor core 116 may be one of any suitable number and/or type of processing cores, which may be configured in any suitable manner (e.g., a heterogeneous multi-core application processor). CRM 118 includes volatile memory 120 and non-volatile memory 122, which may include any suitable type, combination, or number of memory media or devices. Note, that CRM 118 are implemented at least partially in hardware or physical devices that are configured to store data (e.g., digital or analog values) and do not include transitory signals or carrier waves.
In this particular example, volatile memory 120 includes static random access memory 124 (SRAM 124) and synchronous dynamic random-access memory 126 (DRAM 126). Alternately or additionally, volatile memory 120 may include other suitable types of memory, such as random-access memory (RAM), asynchronous dynamic RAM, double-data-rate RAM (DDR), and the like.
Non-volatile memory 122 includes serial-peripheral interface (SPI) Flash 128 and Flash memory 130, which may be configured in any suitable way, such as standalone NAND Flash memory or an embedded multimedia card (eMMC) device comprising Flash memory, memory interface, and embedded memory controller. Other non-volatile memories contemplated include non-volatile RAM (NVRAM), read-only memory (ROM), electronically-erasable programmable ROM (EEPROM), NOR Flash, single-level cell (SLC) Flash, multi-level cell (MLC) Flash, and the like.
Non-volatile memory 122 stores data of computing device 102 persistently when powered-down or suspended. Boot code of computing device 102 can be stored in one or more non-volatile memory components, such as SPI Flash 128 and Flash memory 130. In some cases, the boot code of computing device 102 is stored as boot images that are individually addressable and transferable. Operating systems, applications, or user data (not shown) of computing device 102 may be stored by, or executed from, volatile memory 120, non-volatile memory 122, or any suitable combination thereof. Alternately or additionally, operating systems and/or applications of computing device 102 may be embodied as firmware or other processor-executable instructions, binaries, or code. These operating systems and applications of computing device 102 are executable by processor core 116 to provide a user interface, various functionalities, applications, or services of computing device 102.
CRM 118 also contains boot manager 132, which in this particular example, is embodied as processor-executable instructions that are executable by processor core 116 to implement various functionalities. Alternately or additionally, boot manager 132 may be implemented, in part or whole, via firmware or hardware (not shown) or any suitable combination thereof. Boot manager 132 may enable concurrent transfers of boot images from non-volatile memory 122 to volatile memory 120 and validations of boot images in volatile memory 120. The implementation and use of boot manager 132 varies and is described below.
Computing device 102 also includes memory controller 134 that enables data to be transferred, copied, or otherwise moved between various memory locations. Memory controller 134 may be implemented as any suitable type of memory controller, such as a Flash memory controller, secure digital (SD) controller, SD input/output (SDIO) controller, SD combo controller, multimedia card (MMC) controller, SD host controller (SDHC), and the like. Alternately or additionally, memory controller 134 may be implemented separate from or integrated with CRM 118 or a memory thereof. Memory controller 134 also includes direct memory access (DMA) controller 136, which enables DMA transfer operations between various memories of computing device 102, such as Flash memory 130 and DRAM 126.
Generally, a DMA transfer operation, once initiated, is able to move data between memory locations without involving a processor (e.g., processor core 116) or other higher-level controller. These DMA operations may include single operation DMA algorithms or advanced DMA (ADMA) operations, such as scatter gather ADMA algorithms, which are described in version 2.0 and later revisions of the SD Host Controller specification. Note that memory controllers described herein may support any suitable type of ADMA operation, such as ADMA1 for transfers up to 4 KB or ADMA2 for transfers of data at any size or location. Alternate or additional aspects of ADMA transfer operations are also described in version 4.5 and later revisions of the Joint Electron Device Engineering Council (JEDEC) Embedded Multimedia Card (eMMC) standard.
The ADMA transfer algorithm is a scatter gather algorithm and operates via a set of transfer and link descriptors. The descriptors may be organized by a descriptor table (not shown), which may be programmed with descriptors describing a series of data transfers between Flash memory 130 and other memories of computing device 102. The descriptors may be executed from the descriptor table without interrupting software executing on processor core 116 (e.g., a memory host driver). Memory controller 134 and DMA controller 136 may also support various boot modes, such as an alternate boot mode capable of implementing ADMA transfers. Accordingly, boot manager 132 may be configured to construct ADMA descriptors effective to cause DMA controller 136 to transfer boot images from non-volatile memory 122 to volatile memory 120 when computing device 102 is booted. Alternately or additionally, descriptors can be configured to trigger interrupts when execution of the descriptor completes or at the end of a transfer operation on a data bus.
Computing device 102 may also include I/O ports 138, display 140, or network interface(s) 142. I/O ports 138 allow computing device 102 to interact with other devices or users. I/O ports 138 may include any combination of internal or external ports, such as USB ports, audio ports, Serial ATA (SATA) ports, PCI-express based ports or card-slots, secure digital input/output (SDIO) slots, and/or other legacy ports. Various peripherals may be operatively coupled with I/O ports 138, such as human-input devices (HIDs), external computer-readable storage media, or other peripherals.
Display 140 may present a user interface or rendered graphics associated with an operating system or application of computing device 102. Display 140 may include a touch-input sensor (not shown), such as a touch screen or touch-sensitive overlay. Network interface 142 provides connectivity to one or more networks and other devices connected therewith. Data communicated over network interface 142 may be packetized or framed depending on a communication protocol or standard by which computing device 102 is communicating. Network interfaces 142 may include wired interfaces, such as Ethernet or fiber optic interfaces for communication over a local network, intranet, or the Internet. Network interfaces 142 may also include wireless interfaces that facilitate communication over wireless networks, such as wireless LANs, cellular networks, or wireless personal-area-networks (WPANs).
System architecture 200 also includes an external memory in the form of embedded multimedia card (eMMC) device 206, which communicates with SoC 202 via external memory interface 208. EMMC device 206 includes header image 210 and boot images 212, which are useful to boot and configure components of SoC 202 for operation and control by a higher-level operating system. Generally, boot images are transferred from eMMC device 206 to DRAM 126 via system bus 204 when computing device 102 is booted. EMMC device 206 may also include an internal memory controller and data interface (not shown) that enable communication over external memory interface 208.
Header image 210 includes information describing locations, destinations, or sizes of boot images 212 that are part of a boot process for computing device 102. In some cases, header image 210 is located at a predefined or default address within eMMC device 206 that is accessed when computing device 102 boots. When computing device 102 implements a secure boot process, a security or authenticity of header image 210 and boot images 212 is determined before code of the images is executed by processor core 116, memory controller 134, or other components of computing device 102. In some cases, a hash value for a boot image is generated by a processor and then compared with a predefined hash reference value to verify the security of the boot image.
The information of header image 210 can be useful to construct commands and transfer descriptors (e.g., ADMA descriptors) for loading boot images into volatile memory for validation or execution. In some cases, groups of commands are assembled to form a packed command structure, which can be sent to a memory controller to enable multiple data transfers. For example, information describing respective sizes and locations of boot images in a flash memory can be used to construct a packed command structure (e.g., read_multiple_block commands) that is configured to cause the boot images to be read or streamed from the flash memory. Note here that execution of the packed command structure is treated as a single transfer operation rather than a series of individual transfers. The packed commands described herein can be implemented in accordance with version 4.5 and later revisions of the JEDEC eMMC standard.
Alternately or additionally, information describing respective sizes and destinations of boot images can be used to construct multiple descriptors (e.g., ADMA descriptors) for transferring the boot images into non-volatile memory. Transfer descriptors typically include a destination address, a length indicator specifying an amount of data to transfer, and various attribute fields (e.g., descriptor type, validity, end, interrupt action). In some cases, the descriptors are configured to trigger an interrupt in response to execution of the respective descriptors or in response to completion of a data transfer. These interrupts can be useful to signal or synchronize other boot operations performed by various entities, such as initiating validation operations once a boot image is loaded into volatile memory.
Techniques of Parallelizing Boot Operations
The following discussion describes techniques of parallelizing boot operations. These techniques can be implemented using the previously described environment or entities, such as boot manager 132, memory controller 134, or DMA controller 136 of
At 302, a first transfer operation is initiated to transfer a first boot image from a non-volatile memory of a device. The first transfer operation transfers the first boot image to a volatile memory of the device. The first boot image may include any suitable amount of data, such as multiple blocks or pages of boot code or binaries. In some cases, the non-volatile memory includes a header image describing the first and other boot images. In such cases, the transfer operation can be initiated based on information included in the header image, such as a location, destination, or size of the first boot image.
The first transfer operation may be a DMA transfer implemented by a DMA-enabled memory controller executing descriptors to copy the first boot image from the non-volatile memory. In some cases, the DMA transfer is initiated by setting up the transfer or other commands, and may include configuring a DMA command or transfer descriptor that specifies the non-volatile memory as a source of the first boot image and the volatile memory as a destination. Alternately or additionally, the first boot image may be read from the non-volatile memory in response to execution of a packed command sequence by a memory controller associated with the non-volatile memory.
As an example, consider a user powering-on IP TV 112 of
In response to executing the transfer descriptor, memory controller 134 initiates a DMA transfer of the first boot image into DRAM 126.
Returning to the context of operation 302, eMMC device 206 reads boot image-1 406 from internal flash in response to executing one of the packed commands. SD host controller 404 then loads boot image-1 406 into DRAM 126 via a DMA transfer operation in response to executing a transfer descriptor. By so doing, involvement of processor core 116 is unnecessary during the transfer of boot image-1 406 into DRAM 126.
At 304, a first validation operation for the first boot image is initiated once the transfer of the first boot image into the volatile memory is complete. The validation operation is performed to ensure security or authenticity of the first boot image or contents thereof. In some cases, a processor generates a hash value or checksum based on the contents of the first boot image. The generated hash value or checksum is then compared with a predetermined reference value to verify that the content of the boot image are unaltered or authentic. Alternately or additionally, the validation operation can be initiated in response to an indication that the first boot image is loaded into the non-volatile memory. For example, a memory controller may trigger an interrupt on completion of the transfer of the first boot image or in response to execution of a descriptor associated therewith.
In the context of the present example, a DMA interrupt is triggered at the end of the transfer descriptor's execution by SD host controller 404. Responsive to the DMA interrupt, boot manager 132 signals processor core 116 to start validating boot image-1 406 in DRAM 126. Here, processor core 116 generates a hash value for boot image-1 406 that, when complete, is compared with a predefined reference value to determine the security of boot image-1 406.
At 306, a second transfer operation is initiated to transfer a second boot image from the non-volatile memory of the device. The second transfer operation transfers the second boot image to the volatile memory of the device. As with the first boot image, the second boot image may include any suitable amount of data, such as multiple blocks or pages of the boot code or binaries. In some cases, the first and the second boot images are stored in a same partition of the non-volatile memory. Additionally, the transfer operation can be initiated based on information included in the header image, such as a location, destination, or size of the second boot image.
The second transfer operation may be implemented in similar fashion to the first transfer operation of the first boot image, the details of which are described above and elsewhere herein. For example, the second transfer operation can be a DMA transfer implemented by a DMA-enabled memory controller executing descriptors and a non-volatile memory device executing a packed command sequence. By so doing, the second boot image can be transferred into the volatile memory of the device without involving other entities, such as a processor core that is performing other operations.
Continuing the ongoing example, eMMC device 206 reads boot image-2 408 from internal flash in response to executing another one of the packed commands. SD host controller 404 then loads boot image-2 408 into DRAM 126 via another DMA transfer operation in response to executing another transfer descriptor. As illustrated in
As noted with respect to operation 302, boot manager 132 can issue the packed commands and transfer descriptors at a start of the boot sequence. Execution of the respective packed commands or respective transfer descriptors can then continue throughout the boot sequence with little or no involvement from a processor or other higher-level controller. This can be effective to permit processor core 116 to perform validation operations on previously-transferred boot images while a next boot image is loaded into DRAM 126.
At 308, a second validation operation for the second boot image is initiated once the transfer of the second boot image into the volatile memory is complete. The validation operation is performed to ensure security or authenticity of the second boot image or contents thereof. The second validation operation may be implemented in similar fashion to the first validation operation of the first boot image, the details of which are described above and elsewhere herein. In the context of the present example, another DMA interrupt is triggered at the end of the other transfer descriptor's execution by SD host controller 404. Responsive to the other DMA interrupt, boot manager 132 signals processor core 116 to start validating boot image-2 408 in DRAM 126. Here, processor core 116 generates a hash value for boot image-2 408 that, when complete, is compared with a predefined reference value to determine the security of boot image-2 408.
From operation 308, method 300 may return to operation 306 to initiate transfer of an additional boot image from the non-volatile memory of the device. Note that because operations 306 and 308 may be initiated in approximately concurrent fashion, method 300 may initiate the transfer of the additional boot image while a previously-transferred boot image is being validated. In some cases, transfer of a second boot image may complete before validation of a first boot image, such as when a first boot image (or any previously-transferred image) is larger than a second boot image. In these cases, a memory controller may initiate transfer of a third boot image without waiting for the validation of the first boot image to complete, which is effective to prevent validation operations from delaying any of the transfer operations. In the ongoing example, boot manager 132 initiates a transfer of boot image-3 410 from non-volatile memory and initiates validation of boot image-2 408. Boot manager 132 may then continue performing operations of method 300 to transfer and validate boot image-3 410 and boot image-4 412 as shown in
At 310, control of the device is transferred to an executing boot image. In some cases, control is transferred from a first executing boot image to a next executing boot image until control is transferred to an operating system of the device. By validating each successive boot image, a chain of trust is established throughout the boot process to ensure that unauthorized or malicious code, operating systems, or applications are prevented from executing on the device. Concluding the present example, boot manager 132 transfers control of the device to an operating system of IP TV 112 in response successfully validating and initiating execution of boot image-4.
At 502, a header image is read from a boot partition of a non-volatile memory. The header image can be located at a default location or address that is accessed in response to a device booting up. In some cases, a processor or controller of the device is configured to access the non-volatile memory, and the boot partition thereof, by default to boot the device. The header image may also be validated to ensure security or authenticity of the header image. Alternately or additionally, the header image may have a signature indicating that the header image is a first boot image of the boot partition.
At 504, the header image is interpreted to extract information that describes other boot images stored in the non-volatile memory. This information may include a location, destination, or size for each of the other boot images. For example, the information of the header image may indicate an address of a boot image in the non-volatile memory, a destination for the boot image in a volatile memory of the device, and a size of the boot image. This information describing the boot images is useful to transfer the boot images from the non-volatile memory during a boot process of the device.
At 506, a packed command structure is constructed based on the information of the header image. By using a SET_BLOCK_COUNT command (CMD23) with a PACKED flag set and a block count of one, the packed command structure may include multiple read commands configured to transfer the boot images from the non-volatile memory. A WRITE_MULTIPLE_BLOCK command (CMD 25) can follow the block command with a header, which is followed by multiple READ_MULTIPLE_BLOCK commands (CMD18) to read the boot images. Issuing the packed command structure (e.g., to an eMMC device) at the start of a boot sequence may enable multiple data transfers to be initiated over an SD bus without issuing individual read commands. This can be effective to reduce command overhead on the SD bus and reduce delays associated with boot image transfers.
At 508, transfer descriptors are constructed based on the information of the header image. The transfer descriptors can be ADMA2 descriptors configured for execution by an SD host controller. Similar to the packed command structure, the transfer descriptors enable a memory controller (e.g., SD host controller) to treat the transfer of the boot images as one large transfer, rather than several individual transfers.
The descriptors may also be configured to trigger different types of interrupts, such as interrupts triggered at an end of a descriptors execution (e.g., DMA interrupts) or when an entire transfer of a boot image is complete (e.g., last descriptor in a chain). Interrupts that trigger in response to complete execution of a transfer descriptor can be used to signal a processor or higher-level software to begin validation operations on a boot image transferred by the transfer descriptor. Note that for boot images spanning two or more transfer descriptors, the interrupt is configured to trigger when a last of the transfer descriptors executes for that boot image. Setting a “last descriptor” attribute of the last descriptor triggers a transfer complete interrupt that notifies the processor that the transfers on the bus are complete.
At 510, a boot sequence of the device is initiated using the packed command structure and the transfer descriptors. In some cases, this includes issuing the packed command structure to a memory controller integrated with the non-volatile memory and issuing the transfer descriptors to a system level memory controller. By so doing, transfer operations of the boot process can be performed in parallel with validation operations performed by a processor, which can significantly reduce delays in the boot sequence and improve device boot times.
At 602, an electronic or computing device is started. Starting the device initiates a boot process during which components of the device are initialized and configured for use. The device may start responsive to a user input (e.g., power button), power event, alarm, timer, and the like.
At 604, a security interface of the device is initialized. The security interface is configured to ensure the boot operations and other functionalities of the device are secure. In some cases, the security interface generates a hash value or checksum based on contents of a file or image. The security interface may then compare the generated hash value or checksum with a reference value to validate an authenticity or security of the file or image.
At 606, boot media of the device is configured. In some cases, the boot includes volatile memory of a device, such as DRAM or SRAM as described herein. Configuring the boot media may include applying power to the boot media, flushing the boot media, configuring address ranges of the boot media, and the like. Alternately or additionally, configuring the boot media includes configuring the boot media to interface with a system bus or memory controller, such as a DMA-enabled memory controller.
At 608, a header image is loaded from non-volatile memory of the device. The header image can be loaded into the boot media or another volatile memory of the device from which the header image can be processed. In some cases, the header image is located at a predefined or default location of the non-volatile memory that is accessed responsive to the device starting up.
At 610, the header image is validated to ensure security of the contents of the header image. This can be effective to prevent execution of unauthorized commands, which may be configured to load alternate or insecure boot images into the boot media. In some aspects, a hash value is generated based on the code of the header image, which is then compared with a reference hash value to verify that the header image is secure. In cases in which the header image fails validation, the boot process the device can be halted or the device can be locked until a valid header image is loaded.
At 612, the header image is interpreted to construct commands and descriptors useful to boot the device. The commands may include a set of packed commands that are suitable for transmission to a memory controller and be configured to cause the memory controller to transfer multiple boot images. The descriptors may include ADMA descriptors that are configured to load multiple boot images into the boot media.
At 614, a boot image is loaded into the boot media from non-volatile memory, such as Flash memory or an eMMC device. In some cases, the boot image is sent by a memory controller of the non-volatile memory in response to execution of a first packed command. Alternately or additionally, the boot image can be loaded into the boot media via a DMA transfer operation in response to execution of a descriptor configured to implement the DMA operation. From operation 614, method 600 may proceed to operation 616 and to operation 618 in substantially parallel fashion.
At 616, it is determined whether another boot image is to be loaded from non-volatile memory. In some cases, this is indicated by the presence of another packed command awaiting execution. For example, the packed commands may include a sequence of READ_MULTIPLE_BLOCK commands configured to read multiple boot images. If another boot image is to be loaded from non-volatile memory, method 600 returns to operation 614, at which point a transfer operation of the other boot image is initiated. Note here that operations 614 and 616 may, independent of other concurrent operations of method 600 (e.g., 618 and 620), continue to repeat until any remaining boot images are loaded into the boot media.
At 618, the boot image in the boot media is validated to ensure security of the contents of the boot image. This can be effective to prevent execution of an unauthorized or insecure boot image, such as an image for operating system that permits malicious operations and programs. In some aspects, a hash value is generated based on the code of the boot image, which is and then compared with a reference hash value to verify that the boot image is secure. If the boot image fails validation, the boot process of the device can be halted or locked until another boot image is loaded. The validation of the boot image may be performed by a processor while a memory controller to loads a next boot image into the boot media. By so doing, various operation of the boot process can be parallelized, which may result in reduced boot times for the device.
At 620, it is determined whether another boot image in the boot media is to be validated. In some cases, this is indicated by an interrupt triggered in response to a descriptor completing execution or in response to completion of a DMA transfer operation. For example, at the end of descriptors execution by a memory controller, an interrupt may be triggered to alert the processor of another boot image's presence in the boot media. If another boot image in the boot media is to be validated, method 600 returns to operation 618, at which point a validation operation for the other boot image is initiated. Note here that operations 618 and 620 may, independent of other concurrent operations of method 600 (e.g., 614 and 616), continue to repeat until the remaining boot images in the boot media are validated. By so doing, various operation of the boot process can be parallelized, which may result in reduced boot times for the device. Once the boot images are validated, method 600 proceeds to operation 622.
At 622, the boot process transfers control of the device to one of the executing boot images. In some cases, control is transferred from a first executing boot image to a next executing boot image until control is transferred to an operating system of the device. By validating each successive boot image, a chain of trust is established throughout the boot process to ensure that unauthorized or malicious operating systems are prevented from executing on the device.
System-On-Chip
SoC 700 can be integrated with electronic circuitry, a microprocessor, memory, input-output (I/O) logic control, communication interfaces, other hardware, firmware, and/or software needed to provide functionalities of a device, such as any of the above-listed devices. SoC 700 can also include an integrated data bus (not shown) that couples the various components of the SoC for data communication between the components. A memory storage device that includes SoC 700 can also be implemented with many combinations of differing components. In some cases, these differing components may be configured to implement concepts described herein over various internal or external data interfaces.
In this example, SoC 700 includes various components such as an input-output (I/O) logic control 702 (e.g., to include electronic circuitry) and microprocessor 704. SoC 700 also includes memory 706, which can be any type and/or combination of RAM, SRAM, DRAM, Flash, low-latency nonvolatile memory, ROM, one-time programmable (OTP) memory, and/or other suitable electronic data storage. Alternately or additionally, SoC 700 may comprise data interfaces (not shown) for accessing additional or external off-chip memory, such as external SRAM, DRAM, or Flash memory. Although not shown, the external memory (or memory 706) may include multiple non-volatile memory devices storing multiple respective portions of boot code or boot code images, as described with reference to
SoC 700 also includes boot manager 132 and DMA controller 136 (either of which may embodied as disparate or combined components). Examples of these various components, functions, and/or entities, and their corresponding functionality, are described with reference to the respective components of the environment 100 and various configurations as illustrated by
Although the subject matter has been described in language specific to structural features and/or methodological operations, it is to be understood that the subject matter defined in the appended claims is not necessarily limited to the specific features or operations described above, including orders in which they are performed.
This present disclosure claims priority to U.S. Provisional Patent Application Ser. No. 61/860,842 filed Jul. 31, 2013, the disclosure of which is incorporated by reference herein in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5155833 | Cullison et al. | Oct 1992 | A |
5390165 | Tuch | Feb 1995 | A |
5467398 | Pierce et al. | Nov 1995 | A |
5469506 | Berson et al. | Nov 1995 | A |
5479514 | Klonowski | Dec 1995 | A |
5481733 | Douglis et al. | Jan 1996 | A |
5617118 | Thompson | Apr 1997 | A |
5673416 | Chee et al. | Sep 1997 | A |
5696989 | Miura et al. | Dec 1997 | A |
5771356 | Leger et al. | Jun 1998 | A |
5828835 | Isfeld et al. | Oct 1998 | A |
5884099 | Klingelhofer | Mar 1999 | A |
5991519 | Benhammou et al. | Nov 1999 | A |
6006018 | Burnett et al. | Dec 1999 | A |
6014722 | Rudin et al. | Jan 2000 | A |
6058188 | Chandersekaran et al. | May 2000 | A |
6092108 | DiPlacido et al. | Jul 2000 | A |
6145069 | Dye | Nov 2000 | A |
6216230 | Rallis et al. | Apr 2001 | B1 |
6230277 | Nakaoka et al. | May 2001 | B1 |
6330626 | Dennin et al. | Dec 2001 | B1 |
6389538 | Gruse et al. | May 2002 | B1 |
6463509 | Teoman et al. | Oct 2002 | B1 |
6473861 | Stokes | Oct 2002 | B1 |
6564318 | Gharda et al. | May 2003 | B1 |
6601167 | Gibson et al. | Jul 2003 | B1 |
6678790 | Kumar | Jan 2004 | B1 |
6711447 | Saeed | Mar 2004 | B1 |
6756988 | Wang et al. | Jun 2004 | B1 |
6799271 | Kugai | Sep 2004 | B2 |
6823472 | DeKoning et al. | Nov 2004 | B1 |
6832280 | Malik et al. | Dec 2004 | B2 |
6901298 | Govindaraj et al. | May 2005 | B1 |
7010808 | Leung et al. | Mar 2006 | B1 |
7035827 | Ezaki | Apr 2006 | B2 |
7036018 | Horvat et al. | Apr 2006 | B2 |
7089419 | Foster et al. | Aug 2006 | B2 |
7103788 | Souza et al. | Sep 2006 | B1 |
7117352 | Giles et al. | Oct 2006 | B1 |
7126913 | Patel et al. | Oct 2006 | B1 |
7194638 | Larky | Mar 2007 | B1 |
7206940 | Evans et al. | Apr 2007 | B2 |
7210038 | Walmsley | Apr 2007 | B2 |
7266842 | Foster et al. | Sep 2007 | B2 |
7299365 | Evans | Nov 2007 | B2 |
7308591 | Dubinsky | Dec 2007 | B2 |
7333464 | Yang et al. | Feb 2008 | B2 |
7356707 | Foster et al. | Apr 2008 | B2 |
7370349 | Holvey et al. | May 2008 | B2 |
7373506 | Asano et al. | May 2008 | B2 |
7376976 | Fierstein et al. | May 2008 | B2 |
7496952 | Edwards et al. | Feb 2009 | B2 |
7511636 | Takahashi | Mar 2009 | B2 |
7516325 | Willey | Apr 2009 | B2 |
7522726 | Ishiguro et al. | Apr 2009 | B2 |
7533253 | Jo | May 2009 | B2 |
7536558 | Neble et al. | May 2009 | B2 |
7549056 | Carr | Jun 2009 | B2 |
7571216 | McRae et al. | Aug 2009 | B1 |
7596614 | Saunderson et al. | Sep 2009 | B2 |
7606230 | Cohen et al. | Oct 2009 | B1 |
7620784 | Panabaker | Nov 2009 | B2 |
7676040 | Augenstein et al. | Mar 2010 | B2 |
7725738 | Langhammer et al. | May 2010 | B1 |
7725818 | Krishnan | May 2010 | B1 |
7743260 | Fetik | Jun 2010 | B2 |
7774635 | Shiota | Aug 2010 | B2 |
7788670 | Bodas et al. | Aug 2010 | B2 |
7818389 | Chiang et al. | Oct 2010 | B1 |
7835725 | Suzuki et al. | Nov 2010 | B2 |
7865733 | Goto et al. | Jan 2011 | B2 |
7873841 | Mullis, II et al. | Jan 2011 | B2 |
7898857 | Kirsch et al. | Mar 2011 | B2 |
7900060 | Hodzic | Mar 2011 | B2 |
7991943 | Berenbaum et al. | Aug 2011 | B2 |
7995596 | Kuila et al. | Aug 2011 | B2 |
8000284 | Lott et al. | Aug 2011 | B2 |
8001592 | Hatakeyama | Aug 2011 | B2 |
8094822 | Suzuki | Jan 2012 | B2 |
8095816 | Chan | Jan 2012 | B1 |
8117478 | Liu et al. | Feb 2012 | B2 |
8139521 | Mukherjee et al. | Mar 2012 | B2 |
8166309 | Muralidharan et al. | Apr 2012 | B2 |
8171309 | Poo | May 2012 | B1 |
8296555 | Chu | Oct 2012 | B2 |
8321706 | Zhang | Nov 2012 | B2 |
8327056 | Chan | Dec 2012 | B1 |
8418242 | Zhang et al. | Apr 2013 | B2 |
8423789 | Poo et al. | Apr 2013 | B1 |
8443187 | Orr | May 2013 | B1 |
8443211 | Zhao et al. | May 2013 | B2 |
8483718 | Hwang | Jul 2013 | B2 |
8510560 | Lambert et al. | Aug 2013 | B1 |
8645716 | Dujari et al. | Feb 2014 | B1 |
8688968 | Chu et al. | Apr 2014 | B2 |
8694782 | Lambert | Apr 2014 | B2 |
8839016 | Zhang et al. | Sep 2014 | B2 |
8843686 | Chan et al. | Sep 2014 | B1 |
9009778 | Pearce et al. | Apr 2015 | B2 |
9141394 | Sakarda | Sep 2015 | B2 |
9220012 | Inamdar | Dec 2015 | B1 |
9253175 | Orr | Feb 2016 | B1 |
9398455 | Lambert | Jul 2016 | B2 |
9575768 | Kim | Feb 2017 | B1 |
20020065834 | Wiggen et al. | May 2002 | A1 |
20020069354 | Fallon et al. | Jun 2002 | A1 |
20020087816 | Atkinson et al. | Jul 2002 | A1 |
20020103930 | Kamentsky et al. | Aug 2002 | A1 |
20030014368 | Leurig et al. | Jan 2003 | A1 |
20030188162 | Candelore et al. | Oct 2003 | A1 |
20030200453 | Foster et al. | Oct 2003 | A1 |
20030200454 | Foster et al. | Oct 2003 | A1 |
20030208675 | Burokas et al. | Nov 2003 | A1 |
20030236991 | Letsinger | Dec 2003 | A1 |
20040015621 | Tanaka | Jan 2004 | A1 |
20040030909 | Sako et al. | Feb 2004 | A1 |
20040054898 | Chao et al. | Mar 2004 | A1 |
20040103272 | Zimmer et al. | May 2004 | A1 |
20040125679 | Kwean | Jul 2004 | A1 |
20040158669 | Weng et al. | Aug 2004 | A1 |
20040158708 | Peyravian et al. | Aug 2004 | A1 |
20040184343 | Roohparvar et al. | Sep 2004 | A1 |
20040187001 | Bousis | Sep 2004 | A1 |
20040193875 | Aura | Sep 2004 | A1 |
20040250057 | Fujita et al. | Dec 2004 | A1 |
20040257462 | Goris et al. | Dec 2004 | A1 |
20040266386 | Kuo | Dec 2004 | A1 |
20050015602 | Rees | Jan 2005 | A1 |
20050033869 | Cline | Feb 2005 | A1 |
20050055547 | Kawamura | Mar 2005 | A1 |
20050086551 | Wirasinghe et al. | Apr 2005 | A1 |
20050108171 | Bajikar et al. | May 2005 | A1 |
20050114686 | Ball et al. | May 2005 | A1 |
20050138365 | Bellipady et al. | Jun 2005 | A1 |
20050144468 | Northcutt et al. | Jun 2005 | A1 |
20050156925 | Fong et al. | Jul 2005 | A1 |
20050177674 | Ober et al. | Aug 2005 | A1 |
20050185596 | Kamentsky et al. | Aug 2005 | A1 |
20050210290 | Ono et al. | Sep 2005 | A1 |
20050278523 | Fortin et al. | Dec 2005 | A1 |
20060004946 | Shah et al. | Jan 2006 | A1 |
20060036897 | Lin et al. | Feb 2006 | A1 |
20060059372 | Fayar et al. | Mar 2006 | A1 |
20060072748 | Buer | Apr 2006 | A1 |
20060075259 | Bajikar et al. | Apr 2006 | A1 |
20060090084 | Buer | Apr 2006 | A1 |
20060104243 | Park | May 2006 | A1 |
20060117177 | Buer | Jun 2006 | A1 |
20060123248 | Porter et al. | Jun 2006 | A1 |
20060136735 | Plotkin et al. | Jun 2006 | A1 |
20060142906 | Brozovich et al. | Jun 2006 | A1 |
20060156390 | Baugher | Jul 2006 | A1 |
20060200670 | Kuffel et al. | Sep 2006 | A1 |
20060209595 | Newell | Sep 2006 | A1 |
20060233149 | Rustagi et al. | Oct 2006 | A1 |
20060236198 | Lintz et al. | Oct 2006 | A1 |
20060253704 | Kempf et al. | Nov 2006 | A1 |
20060253716 | Dhiman et al. | Nov 2006 | A1 |
20060259656 | Sullivan | Nov 2006 | A1 |
20060285686 | Van Den Heuvel et al. | Dec 2006 | A1 |
20070005824 | Howard | Jan 2007 | A1 |
20070011445 | Waltermann et al. | Jan 2007 | A1 |
20070022469 | Cooper et al. | Jan 2007 | A1 |
20070038866 | Bardsley et al. | Feb 2007 | A1 |
20070073915 | Go et al. | Mar 2007 | A1 |
20070097904 | Mukherjee et al. | May 2007 | A1 |
20070098178 | Raikar | May 2007 | A1 |
20070118880 | Mauro, II | May 2007 | A1 |
20070136523 | Bonella et al. | Jun 2007 | A1 |
20070136792 | Ting et al. | Jun 2007 | A1 |
20070150756 | Kudelski | Jun 2007 | A1 |
20070174602 | Kao | Jul 2007 | A1 |
20070180271 | Hatakeyama et al. | Aug 2007 | A1 |
20070186105 | Bailey et al. | Aug 2007 | A1 |
20070189249 | Gurevich et al. | Aug 2007 | A1 |
20070220501 | Yanagawa et al. | Sep 2007 | A1 |
20070234028 | Rothman et al. | Oct 2007 | A1 |
20070242643 | Chandra et al. | Oct 2007 | A1 |
20070260905 | Marsden et al. | Nov 2007 | A1 |
20070277051 | Reece et al. | Nov 2007 | A1 |
20070297606 | Tkacik et al. | Dec 2007 | A1 |
20080005549 | Ke | Jan 2008 | A1 |
20080016313 | Murotake et al. | Jan 2008 | A1 |
20080028243 | Morisawa | Jan 2008 | A1 |
20080034411 | Aoyama | Feb 2008 | A1 |
20080043508 | Chao et al. | Feb 2008 | A1 |
20080046732 | Fu et al. | Feb 2008 | A1 |
20080066075 | Nutter et al. | Mar 2008 | A1 |
20080072311 | Mullick et al. | Mar 2008 | A1 |
20080082837 | Mattsson | Apr 2008 | A1 |
20080084547 | Tokuda | Apr 2008 | A1 |
20080091944 | von Mueller et al. | Apr 2008 | A1 |
20080104422 | Mullis et al. | May 2008 | A1 |
20080108322 | Upp | May 2008 | A1 |
20080120717 | Shakkarwar | May 2008 | A1 |
20080165952 | Smith et al. | Jul 2008 | A1 |
20080295157 | Wong et al. | Nov 2008 | A1 |
20080298289 | Jeyaseelan | Dec 2008 | A1 |
20080313462 | Zhao et al. | Dec 2008 | A1 |
20090006658 | Gough | Jan 2009 | A1 |
20090024846 | Ganesan et al. | Jan 2009 | A1 |
20090049222 | Lee et al. | Feb 2009 | A1 |
20090059841 | Laroia et al. | Mar 2009 | A1 |
20090077618 | Pearce et al. | Mar 2009 | A1 |
20090080389 | Messerges et al. | Mar 2009 | A1 |
20090131061 | Palanki et al. | May 2009 | A1 |
20090187793 | Dohji | Jul 2009 | A1 |
20090199031 | Zhang | Aug 2009 | A1 |
20090217043 | Metke et al. | Aug 2009 | A1 |
20090222675 | Lange | Sep 2009 | A1 |
20090254771 | So et al. | Oct 2009 | A1 |
20090310489 | Bennett | Dec 2009 | A1 |
20090323972 | Kohno et al. | Dec 2009 | A1 |
20090327608 | Eschmann et al. | Dec 2009 | A1 |
20100023747 | Asnaashari et al. | Jan 2010 | A1 |
20100039864 | Sarin et al. | Feb 2010 | A1 |
20100058045 | Borras et al. | Mar 2010 | A1 |
20100070751 | Chu | Mar 2010 | A1 |
20100122017 | Toyama | May 2010 | A1 |
20100146157 | Choi | Jun 2010 | A1 |
20100174934 | Zhao | Jul 2010 | A1 |
20100217935 | Cho et al. | Aug 2010 | A1 |
20110039592 | Haddad et al. | Feb 2011 | A1 |
20110066837 | Lee et al. | Mar 2011 | A1 |
20110211564 | Yoneyama et al. | Sep 2011 | A1 |
20110231649 | Bollay et al. | Sep 2011 | A1 |
20110231652 | Bollay et al. | Sep 2011 | A1 |
20120284517 | Lambert | Nov 2012 | A1 |
20120287337 | Kumar et al. | Nov 2012 | A1 |
20130031346 | Sakarda | Jan 2013 | A1 |
20130046966 | Chu | Feb 2013 | A1 |
20130124844 | Baratam | May 2013 | A1 |
20130246792 | Lambert | Sep 2013 | A1 |
20130346777 | Zhang | Dec 2013 | A1 |
20140122810 | Bhoria | May 2014 | A1 |
20140189340 | Hadley | Jul 2014 | A1 |
20140258724 | Lambert et al. | Sep 2014 | A1 |
20150071438 | Lambert | Mar 2015 | A1 |
Number | Date | Country |
---|---|---|
88102647 | Dec 1988 | CN |
1140272 | Jan 1997 | CN |
101097522 | Jan 2008 | CN |
102272734 | Sep 2014 | CN |
1847911 | Oct 2007 | EP |
2407239 | Apr 2005 | GB |
08076872 | Mar 1996 | JP |
09044418 | Feb 1997 | JP |
10320302 | Dec 1998 | JP |
2002099502 | Apr 2002 | JP |
2002215409 | Aug 2002 | JP |
2004005254 | Jan 2004 | JP |
2005011120 | Jan 2005 | JP |
2006285738 | Oct 2006 | JP |
5565778 | Jun 2014 | JP |
WO-2013019423 | Feb 2013 | WO |
WO-2013074797 | May 2013 | WO |
Entry |
---|
“International Search Report and Written Opinion”, Application No. PCT/IB2014/02221, dated Dec. 11, 2014, 8 Pages. |
“Notice of Allowance”, U.S. Appl. No. 14/147,087, dated Sep. 12, 2016, 5 pages. |
“Corrected Notice of Allowance”, U.S. Appl. No. 14/147,087, dated Jan. 27, 2017, 2 pages. |
Number | Date | Country | |
---|---|---|---|
20150039876 A1 | Feb 2015 | US |
Number | Date | Country | |
---|---|---|---|
61860842 | Jul 2013 | US |