The United States Government has rights in this invention under Contract No. DE-AC36-08G028308 between the United States Department of Energy and Alliance for Sustainable Energy, LLC, the Manager and Operator of the National Renewable Energy Laboratory.
A recent improvement in silicon solar cell manufacturing is the use of passivated contacts, wherein a thin leaky dielectric layer is placed between a silicon wafer and a semiconductor layer, mitigating subsequent metallization damage. The dielectric layer provides the necessary bonding to the silicon wafer for effective chemical passivation via dangling bond occupation. A key performance factor of a silicon solar cell is the effective prevention of metal from reaching the silicon wafer, where layer defects or metal diffusion paths, such as blisters or pinholes, can cause operational problems. The dielectric layer must therefore provide the appropriate bonding environment for the deposition and subsequent processing of the semiconductor layer for proper adhesion. However, current technologies fail to meet these needs and, therefore, there remains a need for improved silicon solar cells and methods for manufacturing these important devices.
In a first aspect, a device including a silicon layer, a dielectric layer in direct contact with the silicon layer, an interlayer in direct contact with the dielectric layer, and a precursor semiconductor layer, where the interlayer includes a functional group, and an impurity, the dielectric layer includes a dielectric material and the impurity, the functional group is bonded to the dielectric layer, and the precursor semiconductor layer includes a semiconductor material and the impurity. In some embodiments, the dielectric layer includes tunneling silicon dioxide. In some embodiments, the functional group includes trimethylsilyl. In some embodiments, the precursor semiconductor layer includes an amorphous silicon. In some embodiments, the silicon layer is a preferred float zone silicon wafer. In some embodiments, the silicon layer is an n-type Czochralski textured silicon wafer. In some embodiments, the device has a contact resistivity of approximately 5 mΩ-cm2. In some embodiments, the impurity includes at least one of carbon, nitrogen, or fluorine.
In a second aspect, a method of forming a photovoltaic cell includes depositing a dielectric layer on a silicon layer, applying a first precursor to the dielectric layer, resulting in an interlayer in direct contact with the dielectric layer, applying a second precursor to the interlayer, resulting in a first layer in direct contact with the interlayer, and annealing the dielectric layer, the interlayer, and the first layer, resulting in the first layer being transformed to a semiconductor layer, where the photovoltaic cell includes the silicon layer, the dielectric layer, the interlayer, and the semiconductor layer. In some embodiments, the dielectric layer includes a tunneling silicon dioxide. In some embodiments, the applying of the first precursor to the dielectric layer includes immersing the silicon layer in a first precursor. In some embodiments, the applying of the first precursor to the dielectric layer includes suspending the silicon layer over the first precursor. In some embodiments, the second precursor includes silane, hydrogen, phosphine, and/or diborane gases. In some embodiments, the first layer includes an amorphous silicon, and the semiconductor layer includes a polycrystalline silicon. In some embodiments, the first precursor includes a silane. In some embodiments, the silane is hexamethyldisilazane (HMDS), diemthylaminothrimethylsilane (DMATMS), or aminopropyltrimethoxysilane (APTMS). In some embodiments, the method also includes diffusing an impurity into the dielectric layer, and the interlayer includes a functional group and the impurity, and the functional group bonds with the dielectric layer. In some embodiments, the method also includes diffusing an impurity into the first layer. In some embodiments, the impurity includes at least one of carbon, nitrogen, or fluorine. In some embodiments, the functional group includes trimethylsilyl.
Exemplary embodiments are illustrated in the referenced figures of the drawings. In it is intended that the embodiments and figures disclosed herein are considered to be illustrative rather than limiting.
The following embodiments and aspects thereof are described and illustrated in conjunction with systems, tools, and methods that are meant to be exemplary and illustrative, not limiting in scope. In various embodiments, one or more of the above-described problems have been reduced or eliminated, while other embodiments are directed to other improvements.
The present disclosure provides systems and methods for improving the performance of a photovoltaic cell by introducing an additional layer, or interlayer, into the passivated contact. This involves chemically bonding an interlayer to the dielectric layer. The interlayer introduces specific impurities into the passivated contact, which can improve the performance of the photovoltaic cell by altering the adherence of the semiconductor layer and/or dielectric layer. The interlayer is a permanent or temporary layer deposited on the dielectric layer, which allows impurities to diffuse into both the dielectric layer and a semiconductor precursor layer. These impurities may be elements or compounds which can improve the features of the photovoltaic cell.
In some embodiments, the interlayer may be deposited onto the dielectric layer using an interlayer precursor in vapor or liquid form. The interlayer bonds to the dielectric surface using an exchange mechanism, where a leaving group is formed from hydrogen and/or hydroxyl groups present on the dielectric surface and a sacrificial group of the interlayer precursor. This allows the desired components of the interlayer to attach to the dielectric layer and for the interlayer to terminate with a desired functional group. Once attached to the dielectric layer, this functional group of the interlayer provides a stable anchor for the application of the semiconductor layer, chemical resistance to etching or blistering by the dielectric layer, and/or may be used as a functional layer in the photovoltaic device. The interlayer may improve the yield and uniformity of the dielectric layer, widen the process window of the semiconductor layer, and/or chemically manipulate the dielectric/semiconductor interface to promote carrier transport while maintaining passivation.
In some embodiments, the selection of an interlayer may be made based on the desired outcome for the photovoltaic cell. For example, in some embodiments, the addition of an interlayer on the dielectric surface may promote adhesion of the silicon wafer, preventing blistering and/or cracking of the films attached to the silicon wafer. In other embodiments, the addition of an interlayer on the dielectric surface may promote rejection of films attaching to the silicon wafer, to allow for patterning of the photovoltaic cell. Adhesion or rejection is governed by the chemical activity of the functional groups on the end of the attached interlayers.
Next, the method 200 of making the photovoltaic device includes applying 210 an interlayer precursor 115. The interlayer precursor 115 may be applied using plasma-enhanced chemical vapor deposition (PECVD), static vapor deposition, atomic layer deposition, basic vapor deposition, liquid immersion, and/or other deposition technique. The applying 210 of an interlayer precursor 115 results in the formation of an interlayer 120 on the dielectric layer 110. In some embodiments, the interlayer precursor 115 may be an aminosilane, chlorosilane, alkoxysilane, alkene, carboxylate, and/or an amine-based compound. In some embodiments, the interlayer precursor 115 deposits the interlayer 120, and a functional group of the interlayer precursor 115 bonds to the oxygen of the hydroxyl groups, releasing the hydrogen of the hydroxyl groups to bond with the remainder of the interlayer precursor 115, creating a leaving group. For example, in
Next, the method 200 of making the photovoltaic device 100 includes depositing 215 a semiconductor layer precursor 135 onto the interlayer 120, resulting in the forming of a semiconductor layer 145 on the interlayer 120. In some embodiments the semiconductor layer 145 may be deposited using plasma-enhanced chemical vapor deposition (PECVD), static vapor deposition, atomic layer deposition, basic vapor deposition, liquid immersion, and/or other deposition technique. For example, in
Next, the method 200 of making the photovoltaic device includes annealing 220 the photovoltaic device 100. For example, in
In some embodiments, depositing 215 a semiconductor precursor 135 and annealing 220 the photovoltaic device 100 may be performed as with traditional photovoltaic cell manufacturing practices. That is, in some embodiments, the integration of the interlayer 120 into the photovoltaic cell 100 does not alter the traditional manufacture process after the applying 210 of the interlayer precursor 115.
To create the semiconductor layer, precursor p-type (i.e., boron doped) amorphous silicon (a-Si:H) layers were deposited on the dielectric layer via 13.56 Hz RF plasma-enhanced chemical vapor deposition (PECVD) as using silane (SiH4), hydrogen (H2), and diborane (B2H6) gases at a pressure of 1 Torr. The resulting precursor photovoltaic device was then annealed in a tube furnace at 850° C. to crystallize the p-type a-Si:H into p-type polycrystalline silicon (poly-Si) (i.e., the semiconductor layer). The photovoltaic device was then coated with atomic layer deposited aluminum oxide (Al2O3) and annealed at 400° C. for hydrogenation, which is removed with a HF dip.
In some embodiments, the interlayer may introduce specific impurities into the dielectric layer and/or the semiconductor layer of the passivated contact through diffusion of impurities from the interlayer into the dielectric layer and/or the semiconductor layer. For example, using an interlayer precursor of HMDS forms and interlayer containing trimethylsilyl (Si(CH3)3 and/or triethylamine (N(CH2CH3)3) functional groups bonded to oxygen in the dielectric layer. Through diffusion, impurities of nitrogen (N), fluorine (F), and/or carbon (C) may diffuse into the dielectric layer and/or the semiconductor layer from this interlayer. Having N diffuse into a dielectric layer of silicon dioxide and F and/or C diffuse into a semiconductor layer of poly-Si, may improve passivation of p-type poly-Si semiconductor layers, and thus the performance of the photovoltaic cell. Utilizing the methods described herein, these impurities may be delivered to the dielectric layer and/or the semiconductor layer of the passivated contact at high local (i.e., monolayer) concentrations, forming an interlayer.
In some embodiments, the addition of an interlayer on the dielectric layer may result in selective or improved adhesion between a silicon wafer (e.g., constructed of a-Si:H) and a dielectric layer (e.g., tunneling silicon dioxide), and a semiconductor layer (e.g., a-Si:H, and/or poly-Si). The interlayer may be a self-assembled monolayer (SAM). A SAM is the assembly of molecules without guidance from an external source to make itself into an organized monolayer on a surface. The formation of a SAM is mediated by a specific functional group that has a strong affinity for a particular surface. In the present disclosure, the SAMs used as interlayers may be selected based on their affinity for the dielectric layer and/or semiconductor layer (or semiconductor layer precursor).
In some embodiments, the methods described herein may influence dopant diffusion during crystallization of a-Si:H (a precursor semiconductor layer) into poly-Si (a semiconductor layer). The response to dopant diffusion is governed by the chemical activity of the end groups of the attached interlayers. For example, nitrogen in the interlayer may prevent boron (B) diffusion and fluorine (F) in the interlayer may promote boron diffusion in the semiconductor layer.
In some embodiments, an interlayer precursor of hexamethyldisilazane (HN[Si(CH3)3]2, (HMDS)) may be used. A silicon wafer with an attached dielectric layer may be immersed in a liquid HMDS/toluene mixture then dried with nitrogen gas (N2). Separately or in conjunction with liquid immersion, the silicon wafer with an attached dielectric layer may be held above liquid HMDS in an enclosed space (such as a polytetrafluoroethylene (PTFE) beaker) for static vapor application. Other examples of interlayer precursors include dimethylaminotrimethylsilane (DMATMS), 3-aminopropyltrimethoxysilane (APTMS), polyethylenimine (PEI), polyethylenimine ethoxylated (PEIE), and/or polydimethylsioxane (PDMS). In some embodiments, the silicon wafer may be a preferred float zone (pFZ) silicon wafer or a n-type Czochralski textured (nCz) silicon wafer.
Growing well-adhered semiconductor layers (such as poly-Si films) on the dielectric layer presents a challenge due to the blistering at the interface of these two layers. Most of the surface bonds in the disordered, semiconductor layer precursor of amorphous silicon layer are self-satisfied and few surface dangling bonds are available for the strong adhesion of the vapor deposited p-type a-Si:H. Also, specifically for PECVD deposition temperature is relatively low, which also likely reduces the layer adhesion. Lower temperature PECVD offers an advantage over low pressure chemical vapor deposition (LPCVD) poly-Si films because PECVD is single-sided, whereas the higher temperature LPCVD growth results in undesirable dual side deposition. Furthermore, the PECVD deposited a-Si:H films typically contain ˜10% hydrogen. This interstitial hydrogen diffuses and agglomerates during the growth and annealing, thus further decreasing a-Si:H adhesion. By modifying the dielectric layer (for example, tunneling silicon dioxide) surface with a interlayer, the hydroxyl groups on the dielectric layer react and anchor the functional silane interlayer group, which can be tailored with a variety of chemistries and complexities with the basic building blocks of methyl-, amino-, and/or fluoro-groups depending on desired characteristics.
After functionalization with a interlayer (in this example, HMDS), p-type a-Si:H film was deposited on the functionalized dielectric layer and annealed it to 850° C. to crystallize into a poly-Si contact layer. Severe blistering of p/a-Si:H on untreated SiO2 was observed (as shown in
In one example, lifetime measurements reveal similar recombination prefactor Jo values of 21 fA/cm2 for HMDS treated silicon wafers versus 19 fA/cm2 for non-treated silicon wafers, indicating that interlayer application does not negatively affect the passivation at the surface of the wafer. Furthermore, contact resistivities of HMDS treated wafers were 5.1 mΩ-cm2 versus 38 mΩ-cm2 for the nontreated wafers prior to metal pad isolation etch. This measurement accounts for metal-to-p/poly-Si as well as p/poly-Si-to-SiO2/cSi. After isolation etch, the true contact resistivity of the metallized passivated contact to the cSi was 5.4 mΩ-cm2 for the HMDS treated wafer, whereas the untreated wafer was non-linear presumably due to direct metal contact to the cSi wafer through blisters.
The use of interlayer precursors, such as HMDS, as described herein may be varied based on several features, including the use of HF microchannels, selective deposition, the use of dip in/spin-on dopant, and the use of a selective metal.
As shown in
The PECVD growth of the precursor semiconductor layer of a-Si:H on a dielectric layer of tunneling silicon dioxide is highly process dependent where film delamination and blistering can occur. Using lower temperature PECVD or poly-Si films offers the advantage that it is inherently single-sided, whereas the higher temperature low-pressure chemical vapor deposition (LPCVD) growth results in undesirable dual side deposition. Conversely, LPCVD poly-Si films contain much less hydrogen due to immediate effusion as the film is deposited, while lower temperature PECVD films typically contain 10-15% hydrogen. Further, hydrogen diffuses and coalesces during the growth and annealing further decreasing a-Si:H adhesion. By modifying the surface with an interlayer, functional silane interlayer groups can be tailored with a variety of chemistries and complexities with the basic building blocks of methyl-, amino-, and/or fluoro-groups depending on desired characteristics.
In some embodiments, an ultraviolet-ozone (UV-O3) treatment can be used for patterning of interlayer-functionalized dielectric layer surface. This may be used to oxidize the interlayer optically. This is an example of how the use of an interlayer in construction of a photovoltaic cell can increase the ability to tailor the dielectric layer. For example, a UV-O3 treatment and a shadow mask can be used after the process for manufacturing a photovoltaic cell using a interlayer is completed (i.e., after the photovoltaic cell is annealed), resulting in a pattered silicon wafer surface.
Water contact angle (WCA) measurements on polished wafers show 34° to 81.2° before and after HMDS application (with 72.4° on a hydrophobic, hydrogen terminated, hydrofluoric acid dipped untreated reference silicon wafer). The HMDS treated silicon wafer showed 708 mV iVoc, while the untreated was 692 mV. The finished double side textured devices deviated significantly, where very low fill factors (FF)<30% were measured for treated devices versus moderate 70-76% FF for untreated. The a-Si:H depositions for these devices were performed the following day after SiO2 and interlayer treatment. Ellipsometry measurements (Cauchy fit) on polished wafers show a dielectric layer (in this example the dielectric layer was tunneling silicon dioxide) thickness increase from 1.54 nm prior to HMDS to 1.77 nm immediately after HMDS application to 1.97 nm the following day after being contained in a N2 box. It is inferred that the FF drop is due to additional dielectric thickness adding to the equivalent oxide thickness, thereby decreasing tunneling probability.
In some embodiments, static vapor may result in uncertainty in the actual degree of functionalization, and therefore liquid immersion may be the preferred application for certain interlayers. For example, HMDS and/or 3-aminopropyltrimethoxysilane (APTMS) may be diluted in toluene, a solvent which is known to getter water, to prevent the interruption of interlayer adhesion. A steady increase in thickness with immersion time on polished silicon wafers for APTMS was shown, regardless of initial surface condition, while HMDS appears to terminate growth. Using APTMS as an interlayer precursor increases a growth mechanism where terminal amino groups of the attached molecule react with an incoming silane molecule trapping ammonia ions (NH3+), and this process repeats to increase layer thickness (i.e., creating multilayers). Very low water contact angles were measured when applying APTMS on both textured and polished surface morphologies with both hydrogen-terminated and tunneling silicon dioxide dielectric layer surface state, implying extreme hydrophobicity. The analog occurs with HMDS with more hydrophobic behavior developing with immersion time regardless of surface morphology or initial condition, indicating a very high surface coverage of trimethylsilyl groups. Textured wafers with double sided dielectric layers of tunneling silicon dioxide were subjected to 1000 min immersion of both APTMS and HMDS to compare with untreated photovoltaic devices. One side of the photovoltaic device was isolated by first depositing a n/a-Si:H layer, then immersing this structure in the interlayer/toluene solution. Because these photovoltaic devices are inherently two-sided, the intent was to prevent thermal or plasma conditions of the first a-Si:H deposition from interacting with the second functionalized silicon dioxide dielectric layer surface. The baseline approach taken here required an initial i-layer (to maintain field passivation) to be deposited prior to masked p-layer for rear emitter configuration, since the p-layer capped with i-layer to exaggerate the blistering effect. Lifetime measurements prior to metallization show similar behavior with APTMS-treated iVocs slightly lower (684-692 mV) than HMDS treated (694-697 mV) and untreated (698-705 mV) devices.
The methods described herein may provide several benefits. First, using a interlayer to functionalize the oxide surface may allow for blistering control of the semiconductor poly-Si layer or precursor semiconductor a-Si:H layer to the wafer or oxide/buffer layer surface may mitigate or promote blistering as needed for the cell manufacture process. Second, using a interlayer to functionalize the dielectric layer surface may allow for dopant patterning induced by the patterning of interlayers on the cell surface (such as by the use of UV light) which may then be followed by selected adhesion of wet dopant inks or deposited dopant overlayers. Third, using a interlayer to functionalize the oxide surface may allow for the selective dopant or film to be used for several silicon photovoltaic technologies such as interdigitated back contact (IBC) cells, selective emitter formation in p-PERC cells, selective semiconductor poly-Si layer front surface coverage in front/back poly-Si/SiO2 passivated cells (thin or no poly-Si in between the front metal fingers, and thick poly-Si underneath the metal fingers to enable damage-free screen printing), and/or patterning of a-Si:H and TCO layers in a-Si:H heterojunction cells. Fourth, using an interlayer to functionalize the oxide surface may allow for the patterning of metals on a silicon or other material solar cells using interlayers. Finally, using a interlayer to functionalize the dielectric layer surface may allow for selective adhesion of interlayers that contain dopants (such as B or P) directly to the cell surface, then capping them with another layer (such as a-Si:H) followed by a thermal drive-in.
Applying an interlayer does not degrade passivation. For example, Table 1 demonstrates that including an interlayer formed by HMDS does not degrade passivation and allows electronic transport. As shown in Table 1, the interlayer did not affect the iVoc of the structure. That is, it did not appear to create interface or bulk defects. Symmetric passivated contact structures on both preferred float zone (pFZ) and n-type Czochralski silicon textured (nCz) wafer types are shown in Table 1, both with HMDS (shown as “yes”) and without HMDS (shown as “no”) do not show significant passivation loss with an interlayer formed from HMDS. With the transfer length measurement (TLM) technique, 5.4 mΩ-cm2 with an interlayer formed from HMDS and 38.2 mΩ-cm2 without HMDS interlayer, showing that the application of the interlayer formed from HMDS does not impede electronic transport.
As shown in Table 2, electronic transport still took place through the passivated contact even with the interlayer applied. Table 2 shows the contact resistance of a pFZ silicon wafer, a pFZ silicon wafer with reactive ion etch (RIE), and an n-type Czochralski silicon textured (nCz) wafer. For each of the three types of wafers tested, one was treated with an interlayer precursor of HMDS and one was not treated. The results show that the presence of an interlayer did not reduce the electronic transport through the silicon wafer.
References herein to “one embodiment”, “an embodiment”, “an example embodiment”, “some embodiments”, etc., indicate that the embodiment described may include a particular feature, structure, or characteristic, but every embodiment may not necessarily include the particular feature, structure, or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection with an embodiment, it is submitted that it is within the knowledge of one skilled in the art to affect such feature, structure, or characteristic in connection with other embodiments whether or not explicitly described.
As used herein, the terms “substantially” and/or “approximately” are used to indicate that exact values are not necessarily attainable. In some embodiments, the terms “substantially” and/or “approximately” are defined as approaching a specific numeric value or target within 20%, 15%, 10%, 5%, or within 1% of the value or target. In further embodiments, the terms “substantially” and/or “approximately” is defined as approaching a specific numeric value or target to within 1%, 0.9%, 0.8%, 0.7%, 0.6%, 0.5%, 0.4%, 0.3%, 0.2%, or 0.1% of the value or target.
As used herein, the term “about” is used to indicate that exact values are not necessarily attainable. Therefore, the term “about” is used to indicate this uncertainty limit. In some embodiments, the term “about” is used to indicate an uncertainty limit of less than or equal to ±20%, ±15%, ±10%, ±5%, or ±1% of a specific numeric target. In some embodiments, the term “about” is used to indicate an uncertainty limit of less than or equal to ±1%, ±0.9%, ±0.8%, ±0.7%, ±0.6%, ±0.5%, ±0.4%, ±0.3%, ±0.2%, or ±0.1% of a specific numeric value or target.
The foregoing disclosure includes various examples set forth merely as illustration. The disclosed examples are not intended to be limiting. Modifications incorporating the spirit and substance of the described examples may occur to persons skilled in the art. These and other examples are within the scope of this disclosure and the following claims.
This application claims priority to U.S. Provisional Patent Application No. 62/899,795 filed on Sep. 13, 2019, the contents of which are incorporated herein by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
62899795 | Sep 2019 | US |