Field of Invention
The present invention relates to a passivation layer on a semiconductor light emitting device.
Description of Related Art
Semiconductor light-emitting devices including light emitting diodes (LEDs), resonant cavity light emitting diodes (RCLEDs), vertical cavity laser diodes (VCSELs), and edge emitting lasers are among the most efficient light sources currently available. Materials systems currently of interest in the manufacture of high-brightness light emitting devices capable of operation across the visible spectrum include Group III-V semiconductors, particularly binary, ternary, and quaternary alloys of gallium, aluminum, indium, and nitrogen, also referred to as III-nitride materials. Typically, III-nitride light emitting devices are fabricated by epitaxially growing a stack of semiconductor layers of different compositions and dopant concentrations on a sapphire, silicon carbide, III-nitride, or other suitable substrate by metal-organic chemical vapor deposition (MOCVD), molecular beam epitaxy (MBE), or other epitaxial techniques. The stack often includes one or more n-type layers doped with, for example, Si, formed over the substrate, one or more light emitting layers in an active region formed over the n-type layer or layers, and one or more p-type layers doped with, for example, Mg, formed over the active region. Electrical contacts are formed on the n- and p-type regions.
U.S. 2006/0281203 describes “techniques for mounting LEDs for packaging and for removing the growth substrate of the LEDs.” An underfill material is injected between the carrier and die to provide support to the epitaxial structure during substrate removal. A portion of the semiconductor structure is supported by the interconnects between the die and the carrier, and a portion is supported by the underfill. To prevent cracking when the semiconductor structure is exposed to stress, for example during substrate removal, the mechanical compliance and coefficient of thermal expansion of the interconnects and the underfill are preferably matched. Examples of suitable underfill materials include FB4511 epoxy available from Henkel Corporation, and silicones and other epoxies loaded with inorganic materials such as silica or alumina to reach the desired coefficient of thermal expansion and mechanical compliance. Since the underfill provides support for the epitaxial layers, it is desirable for the underfill to fill all gaps between the interconnects and to avoid the formation of air bubbles which may encourage cracking of the epitaxial structure during substrate removal. Accordingly, the surface tension of the underfill material may be selected such that the underfill fills all gaps between the interconnects. Alternatively, a partial vacuum may be created on a side of the gap between the carrier and the die opposite the side where the underfill is injected, to draw the underfill into all gaps between the interconnects.
It is an object of the invention to provide a passivation layer for a semiconductor light emitting device.
In a method according to some embodiments of the invention, a structure is provided. The structure includes a wafer comprising a plurality of semiconductor light emitting devices, each light emitting device comprising a light emitting layer disposed between an n-type region and a p-type region. The structure further includes a passivation layer disposed on a side of at least one of the semiconductor light emitting devices and a first material disposed on the wafer between two semiconductor light emitting devices. The method further includes disposing a second material between the structure and a mount. The first material is configured to adhere to the second material. The structure is attached to the mount.
In some embodiments of the invention, a device includes a semiconductor structure comprising a light emitting layer disposed between an n-type region and a p-type region. A passivation layer is disposed over at least part of a sidewall of the semiconductor structure. A material configured to adhere to an underfill is disposed over an etched surface of the semiconductor structure.
In some embodiments of the invention, a structure includes a wafer comprising a plurality of semiconductor light emitting devices, each light emitting device comprising a light emitting layer disposed between an n-type region and a p-type region. A passivation layer is disposed on a side of at least one of the semiconductor light emitting devices. A material configured to adhere to an underfill is disposed on the wafer between two semiconductor light emitting devices.
The passivation layer may be, in some embodiments, the underfill, a dielectric layer, or a multilayer stack. The passivation layer may be configured to prevent contaminants from contacting the semiconductor light emitting device, which may improve the performance of a device and avoid device failure. The material disposed on the wafer between two semiconductor light emitting devices improves the adherence of the underfill to the wafer, which may also improve passivation of the device.
Though in the examples below the semiconductor light emitting device is a III-nitride LED that emits blue or UV light, semiconductor devices besides LEDs such as laser diodes and semiconductor devices made from other materials systems such as other III-V materials, III-phosphide, III-arsenide, II-VI materials, or Si-based materials may be used.
One or more p-contact metals 28, such as, for example, silver, is deposited on the p-type region 26, then portions of the p-type region and active region are etched away to expose a portion 35 of an n-type layer on which an n-contact 40 is later formed. The p-contact 28 may be sealed by one or more guard layers 30 and 32 disposed beside and over p-contact 28. Guard layers 30 and 32 may be, for example, a dielectric layer with openings that expose p-contact 28 or, as illustrated in
The p-contact 28 and n-contact 40 are formed on the same side of the semiconductor structure. In some embodiments either or both the n-contact 40 and the p-contact 28 are reflective and the device is mounted such that light is extracted through the top of the device in the orientation illustrated in
The wafer of devices is attached to a mount 56, for example by ultrasonic bonding, thermosonic bonding, or thermocompression bonding of bonding layer 42 to a bonding layer (not shown in
As illustrated in
Passivation layer 44 covers the device, except in areas where conductive paths are required for attaching to electrodes on the mount. Passivation layer 44 seals the side of the device by coating the side of bonding layer 42 and n-contact 40. In the areas where it is formed, passivation layer 44 passivates the structure by protecting the device from corrosion, etching, oxidation, and other processes that may damage the device during operation or processing. For example, passivation layer 44 may reduce or prevent the intrusion of corrosive species such as water vapor, which may improve the performance of the device and/or reduce failure rates. In some embodiments, the thickness of passivation layer 44 is selected to reflect any light emitted by active region 24 that may be incident on passivation layer 44. Passivation layer 44 may improve the adhesion of an underfill to the wafer, as described above in reference to
In
In some embodiments, as illustrated in
Having described the invention in detail, those skilled in the art will appreciate that, given the present disclosure, modifications may be made to the invention without departing from the spirit of the inventive concept described herein. Therefore, it is not intended that the scope of the invention be limited to the specific embodiments illustrated and described.
This is a divisional of U.S. application Ser. No. 13/904,299, filed May 29, 2013, and titled “Passivation for a Semiconductor Light Emitting Device”, which is a continuation of U.S. application Ser. No. 12/795,272, filed Jun. 7, 2010, and titled “Passivation for a Semiconductor Light Emitting Device”, issued as U.S. Pat. No. 8,471,282 on Jun. 25, 2013. U.S. application Ser. Nos. 13/904,299 and 12/795,272 are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4966862 | Edmond | Oct 1990 | A |
6547249 | Collins, III | Apr 2003 | B2 |
6573557 | Watanabe | Jun 2003 | B1 |
6692979 | Yeh | Feb 2004 | B2 |
6841802 | Yoo | Jan 2005 | B2 |
6878973 | Lowery | Apr 2005 | B2 |
7221044 | Fan | May 2007 | B2 |
7271421 | Yukimoto | Sep 2007 | B2 |
7488613 | Kunisato | Feb 2009 | B2 |
7488621 | Epler | Feb 2009 | B2 |
7723737 | Lee | May 2010 | B2 |
7867795 | Shiue | Jan 2011 | B2 |
7964884 | Lee | Jun 2011 | B2 |
8004006 | Nakahara | Aug 2011 | B2 |
8048696 | Shiue | Nov 2011 | B2 |
8288781 | Seo | Oct 2012 | B2 |
8329482 | Yao | Dec 2012 | B2 |
8338844 | Katsuno | Dec 2012 | B2 |
8470621 | Kuo | Jun 2013 | B2 |
9159888 | Chitnis | Oct 2015 | B2 |
20050093004 | Yoo | May 2005 | A1 |
20050151436 | Lantzy | Jul 2005 | A1 |
20060169993 | Fan | Aug 2006 | A1 |
20060180818 | Nagai | Aug 2006 | A1 |
20060281203 | Epler | Dec 2006 | A1 |
20070023777 | Sonobe | Feb 2007 | A1 |
20070114542 | Yamazaki | May 2007 | A1 |
20070176188 | Tanaka | Aug 2007 | A1 |
20070262323 | Sonobe | Nov 2007 | A1 |
20090014738 | Shiue et al. | Jan 2009 | A1 |
20100038668 | Noma | Feb 2010 | A1 |
20100051987 | Katsuno | Mar 2010 | A1 |
20100078656 | Seo et al. | Apr 2010 | A1 |
20100109030 | Krames et al. | May 2010 | A1 |
20100264442 | Lee | Oct 2010 | A1 |
20100283080 | Margalith | Nov 2010 | A1 |
20100308367 | Aldaz | Dec 2010 | A1 |
20110140078 | Hsu | Jun 2011 | A1 |
20120205695 | Lin | Aug 2012 | A1 |
20170194313 | Kuo | Jul 2017 | A1 |
Number | Date | Country |
---|---|---|
101194373 | Jun 2008 | CN |
2023412 | Feb 2009 | EP |
1187771 | Mar 1999 | JP |
11-150298 | Jun 1999 | JP |
2004-080050 | Mar 2004 | JP |
2006279080 | Oct 2006 | JP |
2006310657 | Nov 2006 | JP |
2007134415 | May 2007 | JP |
2007324585 | Dec 2007 | JP |
2010056323 | Mar 2010 | JP |
2010087515 | Apr 2010 | JP |
2010-0036618 | Apr 2010 | KR |
20100035846 | Apr 2010 | KR |
WO 2017037121 | Mar 2017 | WO |
Entry |
---|
Decision to Refuse Office Action for Japan Application #2013-513781 dated Feb. 2, 2016, 8 pages. |
EPO as ISA, International Search Report and Written Opinion dated Sep. 6, 2011 from International Application No. PCT/IB2011/052071, 16 pages. |
Office Action dated Jul. 20, 2015 from ROC (Taiwan) Patent Application No. 100116209. |
First Office Action dated Feb. 17, 2015 from Chinese Application No. 201180028217.8. |
Second Office Action dated Oct. 28, 2015 from Chinese Application No. 201180028217.8. |
Office Action dated Mar. 17, 2015 from Japanese Application No. 2013-513781. |
TW Office Action, Application 105106571, dated Oct. 4, 2016, 7 pps. |
JP Office Action dated May 16, 2017, Japan Application No. 2016-110800, 10 pages. |
Office Action of Japan Patent Office, Appeal Decision dated Apr. 4, 2017, Japan Application No. 2013-513781, 28 pages. |
KR Office Action, Application 10-2013-7000306, dated Mar. 2, 2017, 9 pps. |
Number | Date | Country | |
---|---|---|---|
20160204315 A1 | Jul 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13904299 | May 2013 | US |
Child | 15077620 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12795272 | Jun 2010 | US |
Child | 13904299 | US |