The present invention relates to the technical field of power electronics (PE). In particular, it concerns enhancing short circuit failure mode (SCFM) transitions in a PE module.
Voltage source converters (VSC) are power switches comprising a plurality of semiconductor chips such as e.g. insulated gate bipolar transistor (IGBT) power modules. They are often used in high-voltage direct current (HVDC) applications for converting direct current to alternating current and vice-versa or in static var compensators (SVC) for reactive power compensation in power transmission systems.
Semiconductor chips such as IGBTs and gate turnoff (GTO) thyristors are suitable for high power applications. IGBTs are often preferable as they combine great power handling ability with features that make them well suited for connection in series and/or in parallel.
Short circuit situations may occur in PE modules. In such situations it is necessary to be able to handle the effect of the short circuit. When a semiconductor breaks down, e.g. as a result of an over current or over voltage, the semiconductor cannot hold a voltage any longer. A damaged semiconductor cannot be controlled. It may hold only a small voltage difference and when conducting its resistance can have a value within a broad range. In the worst case, forcing a current through a damaged semiconductor with high resistance can generate an arc that will generate extensive power dissipation.
One example of a power electronics module is described in U.S. Pat. No. 7,538,436 B2. Inside the module, semiconductor chips are arranged in parallel in order to increase the total current capability. The power electronics module has the ability to go into a stable short circuit failure mode (SCFM) in case of an IGBT or diode failure (due to e.g. cosmic radiation). When another IGBT or diode failure occur the module again enters an SCFM. This is called the SCFM transition. The PE modules are connected in series to obtain a valve with high blocking voltage. The blocking capability is taken over by the remaining modules in the stack in case of a short circuit in a module.
Accordingly, it is desirable to obtain an improved control of the SCFM transitions in power electronics modules.
It is an object of the present invention to provide an improved alternative to the above techniques and prior art. More specifically, it is an object of the present invention to control SCFM transitions in a PE module.
To achieve these and other objects, a PE module in accordance with the independent claim is provided.
The invention is based on the insight that the appearance of arcing during the SCFM transition can be used as trigger signal and energy source to create new SCFMs in parallel. A circuit scheme is proposed which allows control of the arcing and improves the performance of the PE module. Further, an additional circuit scheme is proposed that leads to multiple SCFM generation by over-current. They enable an improved current distribution within the module and lead to a reduction of the thermal stress onto the cooling means. The increased control can either be employed for a prolonged service interval or an increased total current capability of the module. Furthermore, the circuit can repeat this SCFM transition procedure again when the SCFMs resistance becomes too high until all semiconductor chips in the module have been brought into SCFM.
One advantage with the concept of the present invention is that low-cost circuits can be implemented in the module, since no additional power source is needed.
Furthermore, the present solution provides a reliable transition mechanism with no time-critical sensors and actuators.
According to a first aspect of the invention, a PE module for controlling SCFM transitions including, a plurality of semiconductor chips connected in parallel, a gate unit (GU) and a passive circuit arrangement, is provided as defined in claim 1.
In accordance with an embodiment of the invention, the PE module includes a passive circuit arrangement, wherein the passive circuit arrangement comprises a parallel connection of at least one capacitor and at least one resistor. The module is adapted to use arcing of at least one semiconductor chip as energy source to charge the at least one capacitor. The gate voltage is then applied to the gate of the non-failed semiconductor chips and the passive circuit arrangement turns on at least one of the remaining non-failed plurality of semiconductor chips. Thereby new SCFMs can be created in parallel such that the current distribution is improved and the lifetime is extended.
In accordance with another embodiment of the invention, the PE module includes a plurality of resistors. The plurality of resistors have different resistance values, or optionally at least two of the plurality of resistors have the same resistance values. This way it is possible to control which of the remaining non-failed semiconductor chips to switch on. A single semiconductor chip, which is switched on by the PE module, can only end in SCFM if the overcurrent is sufficiently strong and lasting. Therefore the number of non-failed semiconductor chips needs to be controlled in case the present device current is well below the nominal current rating.
Further characteristics and advantages of the present invention will emerge more clearly to a person skilled in the art from the following non-limited detailed description when considered in connection with the attached drawings, wherein:
An embodiment for enhancing SCFM transitions in a PE module 100, is shown in
Another embodiment for enhancing SCFM transitions in a PE module 200, is shown in
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/EP2012/057278 | 4/20/2012 | WO | 00 | 11/25/2014 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2013/156078 | 10/24/2013 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
3782353 | Kammerer et al. | Jan 1974 | A |
3906415 | Baker | Sep 1975 | A |
7206179 | Miyamoto | Apr 2007 | B2 |
7538436 | Gunturi et al. | May 2009 | B2 |
20070188959 | Akerlund et al. | Aug 2007 | A1 |
20120099234 | Inoue et al. | Apr 2012 | A1 |
20120262218 | Klaka et al. | Oct 2012 | A1 |
Number | Date | Country |
---|---|---|
2330740 | Jun 2011 | EP |
Number | Date | Country | |
---|---|---|---|
20150085415 A1 | Mar 2015 | US |