PCI express to PCI express based low latency interconnect scheme for clustering systems

Information

  • Patent Grant
  • 11194754
  • Patent Number
    11,194,754
  • Date Filed
    Tuesday, June 7, 2016
    8 years ago
  • Date Issued
    Tuesday, December 7, 2021
    2 years ago
  • Inventors
  • Examiners
    • Sefcheck; Gregory B
    • Smith; Joshua
Abstract
PCI Express is a Bus or I/O interconnect standard for use inside the computer or embedded system enabling faster data transfers to and from peripheral devices. The standard is still evolving but has achieved a degree of stability such that other applications can be implemented using PCIE as basis. A PCIE based interconnect scheme to enable switching and inter-connection between multiple PCIE enabled systems each having its own PCIE root complex, such that the scalability of PCIE architecture can be applied to enable data transport between connected systems to form a cluster of systems, is proposed. These connected systems can be any computing, control, storage or embedded system. The scalability of the interconnect will allow the cluster to grow the bandwidth between the systems as they become necessary without changing to a different connection architecture.
Description
TECHNICAL FIELD

The invention generally relates to providing high speed interconnect between systems within an interconnected cluster of systems.


BACKGROUND AND PRIOR ART

The need for high speed and low latency cluster interconnect scheme for data and information transport between systems have been recognized as a limiting factor to achieving high speed operation in clustered systems and one needing immediate attention to resolve. The growth of interconnected and distributed processing schemes have made it essential that high speed interconnect schemes be defined and established to provide the speeds necessary to take advantage of the high speeds being achieved by data processing systems and enable faster data sharing between interconnected systems.


There are today interconnect schemes that allow data transfer at high speeds, the most common and fast interconnect scheme existing today is the Ethernet connection allowing transport speeds from 10 MB to as high as 10 GB/sec. TCP/IP protocols used with Ethernet have high over-head with inherent latency that make it unsuitable for some distributed applications. Further TCP/IP protocol tends to drop data packets under high traffic congestion times, which require resend of the lost packets which cause delays in data transfer and is not acceptable for high reliability system operation. Recent developments in optical transport also provide high speed interconnect capability. Efforts are under way in different areas of data transport to reduce the latency of the interconnect as this is a limitation on growth of the distributed computing, control and storage systems. All these require either changes in transmission protocols, re-encapsulation of data or modulation of data into alternate forms with associated delays increase in latencies and associated costs.


DESCRIPTION
What is Proposed

PCI Express (PCIE) has achieved a prominent place as the I/O interconnect standard for use inside computers, processing system and embedded systems that allow serial high speed data transfer to and from peripheral devices. The typical PCIE provides 2.5-3.8 GB transfer rate per link (this may change as the standard and data rates change). The PCIE standard is evolving fast, becoming faster and starting become firm and used within more and more systems. Typically each PCIE based system has a root complex which controls all connections and data transfers to and from connected peripheral devices through PCIE peripheral end points or peripheral modules. What is disclosed is the use of PCIE standard based peripherals enabled for interconnection to similar PCIE standard based peripheral connected directly using data links, as an interconnect between multiple systems, typically through one or more network switches. This interconnect scheme by using PCIE based protocols for data transfer over direct physical connection links between the PCIE based peripheral devices, (see FIG. 1), without any intermediate conversion of the transmitted data stream to other data transmission protocols or encapsulation of the transmitted data stream within other data transmission protocols, thereby reducing the latencies of communication between the connected PCI based systems within the cluster. The PCIE standard based peripheral enabled for interconnection at a peripheral end point of the system, by directly connecting using PCIE standard based peripheral to PCIE standard based peripheral direct data link connections to the switch, provides for increase in the number of links per connection as bandwidth needs of system interconnections increase and thereby allow scaling of the band width available within any single interconnect or the system of interconnects as required.


Some Advantages of the Proposed Connection Scheme:


1. Reduced Latency of Data transfer as conversion from PCIE to other protocols like Ethernet are avoided during transfer.


2. The number of links per connection can scale from X1 to larger numbers X32 or even X64 as PCIE capabilities increase to cater to the connection bandwidth needed. Minimum change in interconnect architecture is needed with increased bandwidth, enabling easy scaling with need.


3. Any speed increase in the link connection due to technology advance is directly applicable to the interconnection scheme.


4. Standardization of the PCIE based peripheral will make components easily available from multiple vendors, making the implementation of interconnect scheme easier and cheaper.


5. The PCIE based peripheral to PCIE based peripheral links in connections allow ease of software control and provide reliable bandwidth.





DESCRIPTION OF FIGURES


FIG. 1 Typical Interconnected (multi-system) cluster (shown with eight systems connected in a star architecture using direct connected data links between PCIE standard based peripheral to PCIE standard based peripheral)



FIG. 2 A cluster using multiple interconnect modules or switches to interconnect smaller clusters.





EXPLANATION OF NUMBERING AND LETTERING IN FIG. 1

(1) to (8): Number of Systems interconnected in FIG. 1 (9): Switch sub-system. (10): Software configuration and control input for the switch. (1a) to (8a): PCI Express based peripheral module (PCIE Modules) attached to systems. (1b) to (8b): PCI Express based peripheral modules (PCIE Modules) at switch. (1L) to (8L): PCIE based peripheral module to PCIE based peripheral module connections having n-links (n-data links)


EXPLANATION OF NUMBERING AND LETTERING IN FIG. 2

(12-1) and (12-2): clusters (9-1) and (9-2): interconnect modules or switch sub-systems. (10-1) and (10-2): Software configuration inputs (11-1) and (11-2): Switch to switch interconnect module in the cluster (11L): Switch to switch interconnection


DESCRIPTION OF INVENTION

PCI Express is a Bus or I/O interconnect standard for use inside the computer or embedded system enabling faster data transfers to and from peripheral devices. The standard is still evolving but has achieved a degree of stability such that other applications can be implemented using PCIE as basis. A PCIE based interconnect scheme to enable switching and inter-connection between multiple PCIE enabled systems each having its own PCIE root complex, such that the scalability of PCIE architecture can be applied to enable data transport between connected systems to form a cluster of systems, is proposed. These connected systems can be any computing, control, storage or embedded system. The scalability of the interconnect will allow the cluster to grow the bandwidth between the systems as they become necessary without changing to a different connection architecture.



FIG. 1 is a typical cluster interconnect. The Multi-system cluster shown consist of eight units or systems {(1) to (8)} that are to be interconnected. Each system is PCI Express (PCIE) based system with a PCIE root complex for control of data transfer to and from connected peripheral devices via PCIE peripheral modules as is standard for PCIE based systems. Each system to be interconnected has at least a PCIE based peripheral module {(1a) to (8a)} as an IO module, at the interconnect port enabled for system interconnection, with n-links built into or attached to the system. (9) is an interconnect module or a switch sub-system, which has number of PCIE based connection modules equal to or more than the number of systems to be interconnected, in this case of FIG. 1 this number being eight {(1b) to (8b)}, that can be interconnected for data transfer through the switch. A software based control input is provided to configure and/or control the operation of the switch and enable connections between the switch ports for transfer of data. Link connections {(1L) to (8L)} attach the PCIE based peripheral modules 1a to 8a, enabled for interconnection on the respective systems 1 to 8, to the on the switch with n links. The value of n can vary depending on the connect band width required by the system.


When data has to be transferred between say system 1 and system 5, in the simple case, the control is used to establish an internal link between PCIE based peripheral modules 1b and 5b at the respective ports of the switch. A hand shake is established between outbound communication enabled PCIE based peripheral module (PCIE Module) 1a and inbound PCIE module 1b at the switch port and outbound PCIE module 5a on the switch port and inbound communication enabled PCIE module 5b. This provides a through connection between the PCIE modules 1a to 5b through the switch allowing data transfer. Data can then be transferred at speed between the modules and hence between systems. In more complex cases data can also be transferred and qued in storage implemented in the switch, at the ports and then when links are free transferred out to the right systems at speed.


Multiple systems can be interconnected at one time to form a multi-system that allow data and information transfer and sharing through the switch. It is also possible to connect smaller clusters together to take advantage of the growth in system volume by using an available connection scheme that interconnects the switches that form a node of the cluster.


If need for higher bandwidth and low latency data transfers between systems increase, the connections can grow by increasing the number of links connecting the PCIE modules between the systems in the cluster and the switch without completely changing the architecture of the interconnect. This scalability is of great importance in retaining flexibility for growth and scaling of the cluster.


It should be understood that the system may consist of peripheral devices, storage devices and processors and any other communication devices. The interconnect is agnostic to the type of device as long as they have a PCIE module at the port to enable the connection to the switch. This feature will reduce the cost of expanding the system by changing the switch interconnect density alone for growth of the multi-system.


PCIE is currently being standardized and that will enable the use of the existing PCIE modules to be used from different vendors to reduce the over all cost of the system. In addition using a standardized module in the system as well as the switch will allow the cost of software development to be reduced and in the long run use available software to configure and run the systems.


As the expansion of the cluster in terms of number of systems, connected, bandwidth usage and control will all be cost effective, it is expected the over all system cost can be reduced and over all performance improved by standardized PCIE module use with standardized software control.


Typical connect operation may be explained with reference to two of the systems, example system (1) and system (5). System (1) has a PCIE module (1a) at the interconnect port and that is connected by the connection link or data-link or link (1L) to a PCIE module (1b) at the 10 port of the switch (9). System (5) is similarly connected to the switch trough the PCIE module (5a) at its interconnect port to the PCIE module (5b) at the switch (9) IO port by link (5L). Each PCIE module operates for transfer of data to and from it by standard PCI Express protocols, provided by the configuration software loaded into the PCIE modules and switch. The switch operates by the software control and configuration loaded in through the software configuration input.



FIG. 2 is that of a multi-switch cluster. As the need tom interconnect larger number of systems increase, it will be optimum to interconnect multiple switches of the clusters to form a new larger cluster. Such a connection is shown in FIG. 2. The shown connection is for two smaller clusters (12-1 and 12-2) interconnected using PCIE modules that can be connected together using any low latency switch to switch connection (11-10 and 11-2), connected using interconnect links (11L) to provide sufficient band width for the connection. The switch to switch connection transmits and receives data and information using any suitable protocol and the switches provide the interconnection internally through the software configuration loaded into them.


The following are some of the advantages of the disclosed interconnect scheme 1. Provide a low latency interconnect for the cluster. 2. Use of PCI Express based protocols for data and information transfer within the cluster. 3. Ease of growth in bandwidth as the system requirements increase by increasing the number of links within the cluster. 4. Standardized PCIE component use in the cluster reduce initial cost. 5. Lower cost of growth due to standardization of hardware and software. 6. Path of expansion from a small cluster to larger clusters as need grows. 7. Future proofed system architecture. 8. Any speed increase in the link connection due to technology advance is directly applicable to the interconnection scheme.


In fact the disclosed interconnect scheme provides advantages for low latency multi-system cluster growth that are not available from any other source.


While the invention has been described in terms of several embodiments, those of ordinary skill in the art will recognize that the invention is not limited to the embodiments described, but can be practiced with modification and alteration within the spirit and scope of the appended claims. Multiple existing methods and methods developed using newly developed technology may be used to establish the hand shake between systems and to improve data transfer and latency. The description is thus to be regarded as illustrative instead of limiting and capable of using any new technology developments in the field of communication an data transfer. There are numerous other variations to different aspects of the invention described above, which in the interest of conciseness have not been provided in detail. Accordingly, other embodiments are limited only within the scope of the claims.

Claims
  • 1. A PCI-Express based network switch for interconnecting a plurality of PCI-Express computing systems, in a cluster, wherein each of the plurality of PCI-Express based computing systems connects to the PCI-Express based network switch by way of a PCI-Express outbound port on the PCI-Express computing system, and wherein said PCI-Express based network switch provides data transfer back and forth between said PCI-Express computing systems using PCI-Express protocol, the PCI-Express based network switch comprising: at least a first PCI-Express inbound port on the PCI-Express based network switch, wherein said first inbound PCI-Express port is connected to a first PCI-Express outbound port of a first of the interconnected PCI-Express computing systems, wherein the first of the interconnected PCI-Express computing systems comprises a first PCI-Express root complex, and the first PCI-Express outbound port of the first of the interconnected PCI-Express computing systems is connected to the first PCI-Express root complex;at least a second PCI-Express inbound port on the PCI-Express based network switch, wherein said second PCI-Express inbound port is connected to a second PCI-Express outbound port of a second of the interconnected PCI-Express computing systems, wherein the second of the interconnected PCI-Express computing systems comprises a second PCI-Express root complex, and the second PCI-Express outbound port of the second of the interconnected PCI-Express computing systems is connected to the second PCI-Express root complex;wherein data is transferred to and from the first of the interconnected PCI-Express computing systems and the first PCI-Express inbound port using PCI-Express protocol;wherein data is transferred to and from the second of said interconnected PCI-Express computing systems and the second PCI-Express inbound port using PCI-Express protocol; andwherein data is transferred between said first PCI-Express inbound port on the PCI-Express based network switch and the second PCI-Express inbound port on the PCI-Express based network switch, such that data transfer and communication is performed between the first and second of the interconnected PCI-Express computing systems in the PCI-Express cluster using PCI-Express protocol;wherein each of the plurality of PCI-Express computing systems that connects to the PCI-Express based network switch connects by way of the PCI-Express outbound port at a PCI based peripheral module forming an end point of the PCI Express Bus configured as an I/O module enabled for system inter-connection;wherein the PCI-Express endpoints of each of the plurality of PCI-Express computing systems that connects to the PCI-Express based network switch are part of the PCI-Express Bus that is the I/O interconnect of the respective PCI-Express computing systems;wherein the PCI-Express based network switch is configured for data transfer back and forth between the PCI-Express computing systems, connected to the PCI-Express based network switch using PCI-Express protocol; andwherein the data transfer within the PCI-Express bus of each connected PCI-Express computing system is using PCI-Express protocols.
  • 2. The network switch of claim 1 wherein said PCI-Express based network switch also includes a PCI-Express inbound port for connecting to a PCI-Express inbound port on a second PCI-Express based network switch using PCI-Express protocol, for transferring data to and from the first or second of said interconnected PCI-Express computing systems and a third PCI-Express computing system connected to the second PCI-Express based network switch using PCI-Express protocol.
  • 3. The network switch of claim 1 wherein the network switch comprises one or more semiconductor switch devices.
  • 4. The plurality of computing systems of claim 1, are systems selected from a group comprising computing systems, control systems, storage systems and embedded systems.
  • 5. A system comprising: a plurality of PCI-Express computing systems inter-connected in a cluster through a PCI-Express based network switch and using PCI-Express protocol for transferring data back and forth among the plurality of PCI-Express computing systems;wherein each of the plurality of PCI-Express computing systems interconnected in the cluster is enabled with a PCI Express Bus that is an input/output (I/O) interconnect for data transfer to and from connected PCI-Express peripheral devices via PCI-Express peripheral modules forming end points of the PCI Express Bus; andwherein said PCI-Express based network switch comprises:a) at least a first PCI-Express inbound port on said PCI-Express based network switch, wherein said first PCI-Express inbound port is connected to a first PCI-Express outbound port of a first PCI-Express computing system of the plurality of PCI-Express computing systems, wherein the first PCI-Express computing system comprises a first PCI-Express root complex, and the first PCI-Express outbound port of the first PCI-Express computing system is connected to the first PCI-Express root complex; andb) at least a second PCI-Express inbound port on said PCI-Express based network switch, wherein said second PCI-Express inbound port is connected to a second PCI-Express outbound port, that is a PCI-Express end point, the PCI-Express bus configured as an out bound port, of a second PCI-Express computing system of the plurality of PCI-Express computing systems, wherein the second PCI-Express computing system comprises a second PCI-Express root complex, and the second PCI-Express outbound port of the second PCI-Express computing system is connected to the second PCI-Express root complex;wherein each of the PCI-Express computing systems that connects to the PCI-Express network switch connects by way of a PCI-Express outbound port at a PCI based peripheral module configured as an I/O module on the PCI Express Bus, enabled for system inter-connection;wherein data is transferred within each interconnected PCI-Express system over the PCI-Express bus;wherein data is transferred to and from said first PCI-Express computing system via the first PCI-Express outbound port and said first PCI-Express inbound port on said PCI-Express based network switch using PCI-Express protocol;wherein data is transferred to and from said second PCI-Express computing system via the second PCI-Express outbound port and said second PCI-Express inbound port on said PCI-Express based network switch using PCI-Express protocol; andwherein data is further transferred between said first PCI-Express inbound port on said PCI-Express based network switch and said second PCI-Express inbound port on said PCI-Express network switch, such that data transfer and communication is performed between the first and second PCI-Express computing systems in the PCI-Express cluster using PCI-Express protocol.
  • 6. The system of claim 5, wherein said PCI-Express based network switch also includes a PCI-Express-enabled port for connecting to a PCI-Express-enabled port on a second PCI-Express based network switch using PCI-Express protocol, for transferring data to and from the first or second PCI-Express computing systems and a third PCI-Express computing system connected to the second PCI-Express based network switch using PCI-Express protocol.
  • 7. The system of claim 5 wherein the network switch comprises one or more semiconductor switch devices.
  • 8. The plurality of inter-connected computing systems of claim 5, are systems selected from a group comprising computing systems, control systems, storage systems and embedded systems.
CROSS REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 14/588,937 titled “PCI Express to PCI Express based low latency interconnect scheme for clustering systems” filed on Jan. 3, 2015 which is a continuation of U.S. patent application Ser. No. 13/441,883 titled “PCI Express to PCI Express based low latency interconnect scheme for clustering systems” filed on Apr. 8, 2012, which is a continuation of U.S. patent application Ser. No. 11/242,463 titled “PCI Express to PCI Express based low latency interconnect scheme for clustering systems” filed on Oct. 4, 2005 which issued as U.S. Pat. No. 8,189,603 on May 29, 2012, all of which have a common inventor, and are hereby incorporated by reference for all that they contain.

US Referenced Citations (69)
Number Name Date Kind
5805597 Edam Sep 1998 A
6108739 James et al. Aug 2000 A
6362908 Kimbrough et al. Mar 2002 B1
6393548 Kerstein May 2002 B1
6615306 Ajnovic Sep 2003 B1
7000037 Rabinovitz et al. Feb 2006 B2
7062581 Brocco et al. Jun 2006 B2
7145866 Ting et al. Dec 2006 B1
7457322 Flood et al. Nov 2008 B1
8189603 Thomas May 2012 B2
8291145 Riley Oct 2012 B2
9519608 Thomas Dec 2016 B2
20020111753 Moch Aug 2002 A1
20030099247 Toutant et al. May 2003 A1
20030123461 Riley Jul 2003 A1
20030158940 Leigh Aug 2003 A1
20030188079 Singhal et al. Oct 2003 A1
20040039986 Solomon Feb 2004 A1
20040083323 Rabinovitz et al. Apr 2004 A1
20040083325 Rabinoviz et al. Apr 2004 A1
20040179534 Pettey Sep 2004 A1
20040268015 Petty et al. Dec 2004 A1
20050053060 Petty et al. Mar 2005 A1
20050102454 McAfee et al. May 2005 A1
20050125590 Li et al. Jun 2005 A1
20050147119 Tofano Jul 2005 A1
20050215085 Mehta et al. Sep 2005 A1
20050238035 Riley Oct 2005 A1
20050240713 Wu et al. Oct 2005 A1
20050246460 Stufflebeam Nov 2005 A1
20050270988 DeHaemer Dec 2005 A1
20060004837 Genovker Jan 2006 A1
20060015537 Marks Jan 2006 A1
20060050693 Bury et al. Mar 2006 A1
20060050707 Sterin Mar 2006 A1
20060050722 Bury et al. Mar 2006 A1
20060083257 Price et al. Apr 2006 A1
20060101179 Lee et al. May 2006 A1
20060101185 Kapoor et al. May 2006 A1
20060106955 Wang et al. May 2006 A1
20060114918 Ikeda Jun 2006 A1
20060126612 Sandy et al. Jun 2006 A1
20060143311 Madukkarumukumana et al. Aug 2006 A1
20060206655 Chappell et al. Sep 2006 A1
20060209863 Arndt et al. Sep 2006 A1
20060212731 Han et al. Sep 2006 A1
20060227768 Sauber et al. Oct 2006 A1
20060242333 Johnsen et al. Oct 2006 A1
20060251096 Metsker Nov 2006 A1
20060259656 Sullivan Nov 2006 A1
20070019637 Boyd et al. Jan 2007 A1
20070019677 Wang et al. Jan 2007 A1
20070047536 Scherer et al. Mar 2007 A1
20070073959 McAfee et al. Mar 2007 A1
20070198763 Suzuki et al. Aug 2007 A1
20070204095 Sandy et al. Aug 2007 A1
20080034147 Stubbs et al. Feb 2008 A1
20080052431 Freking et al. Feb 2008 A1
20080147959 Freimuth et al. Jun 2008 A1
20080209099 Kloppener et al. Aug 2008 A1
20090049222 Lee et al. Feb 2009 A1
20100125653 Cherian et al. May 2010 A1
20110010481 Hamadani et al. Jan 2011 A1
20110153906 Suzuki et al. Jun 2011 A1
20110202701 Maitra Aug 2011 A1
20110246686 Cavanagh et al. Sep 2011 A1
20130103881 Hamadani et al. Apr 2013 A1
20130254487 Tanaka et al. Sep 2013 A1
20140173167 Choi Jun 2014 A1
Related Publications (1)
Number Date Country
20160378708 A1 Dec 2016 US
Continuations (3)
Number Date Country
Parent 14588937 Jan 2015 US
Child 15175800 US
Parent 13441883 Apr 2012 US
Child 14588937 US
Parent 11242463 Oct 2005 US
Child 13441883 US