Claims
- 1. In a telephone network, a DS3 signal access system comprising:
- means for identifying a bit in the DS3 signal;
- means for generating a selected bit; and
- a combiner for substituting the identified bit with the selected bit in the DS3 signal.
- 2. The system defined in claim 1, additionally comprising:
- a DS3 receiver providing a regenerated DS3 signal to the combiner; and
- a DS3 transmitter providing a regenerated DS3 signal from the combiner.
- 3. The system defined in claim 1, wherein the generating means includes a DS1 signal router for routing the selected bit to the combiner.
- 4. The system defined in claim 3, wherein the generating means includes a DS1 test system for receiving the identified bit and providing the selected bit to the DS1 router.
- 5. The system defined in claim 1, wherein the generating means includes a DS0 signal router for routing the selected bit to the combiner.
- 6. The system defined in claim 5, wherein the generating means includes a DS0 test system for receiving the identified bit and providing the selected bit to the DS0 router.
- 7. The system defined in claim 1, wherein the system is an integrated assembly.
- 8. The system defined in claim 1, wherein the combiner is synchronous to the DS3 signal.
- 9. A system for accessing a plurality of embedded channels in a DS3 signal, the system comprising:
- a demultiplexer for extracting at least one of the DS2 channels in the DS3 signal;
- an asynchronous time slot interchange for communicating at least one of the DS0 channels in the DS2 channel into an asynchronous time slot on a bus; and
- means for selectively inserting data from the bus into the DS3 signal.
- 10. The system defined in claim 9, wherein the means for selectively inserting includes means for overwriting at least one bit in the DS3 signal.
- 11. The system defined in claim 9, wherein the bus is clocked at rate higher than any one DS0 channel.
- 12. The system defined in claim 9, wherein each of the asynchronous time slots are selectively assigned to any DS0 channel in any DS1 channel.
- 13. The system defined in claim 9, wherein a DS1 channel is inserted into the DS3 signal.
- 14. The system defined in claim 9, wherein a DS0 channel is inserted into the DS3 signal.
- 15. The system defined in claim 9, wherein a subrate channel is inserted into the DS3 signal.
- 16. The system defined in claim 9, wherein the bus includes means for bit stuffing.
- 17. The system defined in claim 16, wherein the means for bit stuffing includes a line for carrying valid bit data.
RELATED APPLICATION
The present application is a continuation-in-part of application U.S. Ser. No. 07/862,470 filed Apr. 2, 1992, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2738835 |
Feb 1979 |
DEX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
862470 |
Apr 1992 |
|