"Data Flow Control at the Physical Layer Boundary", IBM Technical Disclosure Bulletin, vol. 30, No. 5, Oct. 1987, pp. 221-223. |
"Swinging Buffer With Programmable Size", IBM Technical Disclosure Bulletin, vol. 30, No. 4, Sep. 1987, pp. 1432-1434. |
Alexander, J., "A VME Interface to an IBM Mainframe Computer", Cern VMEBUS in Physics Conference Proceedings, Jan. 30, 1986, Geneva, Switzerland, pp. 291-296. |
Tolmie, D., "The High-Speed Channel (HSC) Standard", Compcon Spring '89 digest of papers, 1989 IEEE, pp. 314-317. |
Andrews, W., "ASIC Memories: Bigger, Faster & Customized", Computer Design, Oct. 1988 pp. 44-62. |
Pai, T., "FIFO RAM Controller Tackles Deep Pasa Buffering", Computer Design, Aug. 1986, pp. 109-112. |