Phase and amplitude detection in wireless energy transfer systems

Information

  • Patent Grant
  • 9929721
  • Patent Number
    9,929,721
  • Date Filed
    Wednesday, October 12, 2016
    8 years ago
  • Date Issued
    Tuesday, March 27, 2018
    6 years ago
Abstract
Methods, systems, and apparatus, including computer programs encoded on a computer storage medium, for detecting characteristics of an input signal. One aspect includes a first finite impulse response (FIR) filter, a second FIR filter, and a controller coupled with the first and second FIR filters. The first FIR filter receives an input signal and a first reference signal. The first FIR filter filters the first reference signal to generate a first sinusoidal signal and mixes the first sinusoidal signal and the input signal to generate a first mixed signal. The second FIR filter receives the input signal and a second reference signal. The second FIR filter filters the second reference signal to generate a second sinusoidal signal and mixes the second sinusoidal signal and the input signal to generate a second mixed signal. The controller determines characteristics of the input signal based on the first and second mixed signals.
Description
BACKGROUND

Electronic devices may need to detect the phase of current or voltage signals in circuits of the device or in circuits of other devices within a system. In some applications, an electronic device may need to determine the phase difference between two signals. Existing phase detection circuits, devices, or systems may introduce harmonic distortions, require complex circuitry, or need relatively long computation times.


SUMMARY

In general, the disclosure features phase and amplitude detection circuits and devices. In a first aspect, the disclosure features a phase detection device including an input terminal, a signal generator, a first mixer coupled with the signal generator and the input terminal, a second mixer coupled with the signal generator and the input terminal, and a controller coupled with the first mixer and the second mixer. The input terminal receives an input signal to the phase detection device. The signal generator generates a first reference signal and a second reference signal. The second reference signal is approximately 90 degrees out of phase with the first reference signal. The first mixer mixes the first reference signal and the input signal to generate a first mixed signal. The second mixer mixes the second reference signal and the input signal to generate a second mixed signal. The controller is configured to shift a phase of the first and the second reference signals until a value of the second mixed signal divided by the first mixed signal reaches a threshold value, and determine a phase of the input signal based on a phase shift value, the phase shift value representing an amount that the phase of the first and second reference signals are shifted.


This and other implementations can each optionally include one or more of the following features.


The controller can be configured to subtract the phase shift value from 90 degrees. The controller can be configured to subtract the phase shift value from the arctangent of the quotient of the second mixed signal divided by the first mixed signal. The controller can be configured to provide data indicating the phase of the input signal to an impedance matching network. The controller can be one of: a microcontroller, a computer processor, a field programmable logic array (FPGA), or an application specific integrated circuit (ASIC).


In some implementations, the phase detection device can include a first filter coupled between the first mixer and the controller and a second filter coupled between the second mixer and the controller. The first filter can filter the first mixed signal such that the first mixed signal is a direct current (DC) signal, and the a second filter can filter the second mixed signal such that the second mixed signal is a DC signal.


In some implementations, the phase detection device can include an impedance matching network coupled with the controller. The impedance matching network can be configured to receive data indicating the phase of the input signal from the controller and adjust an impedance value of a resonator in accordance with the received data.


In some implementations, the input terminal of the phase detection device is a first input terminal that receives a first input signal. The phase detection device can include a second input terminal that receives a second input signal and a multiplexer. The multiplexer can include a first input coupled with the first input terminal, a second input coupled with the second input terminal, and an output coupled with the first mixer and the second mixer. The controller can be configured to select the second input signal from the multiplexer, such that the first mixer mixes the first reference signal and the second input signal to generate a third mixed signal, and the second mixer mixes the second reference signal and the second input signal to generate a fourth mixed signal; shift a phase of the first reference signal and a phase of the second reference signal until a value of the fourth mixed signal divided by the third mixed signal reaches the threshold value; determine a phase of the second input signal based on a second phase shift value, the second phase shift value representing an amount that the phase of the first reference signal and the phase of the second reference signal are shifted; and determine a phase difference between the first input signal and the second input signal.


In some implementations, the input terminal of the phase detection device is a first input terminal that receives a first input signal. The phase detection device can include a second input terminal that receives a second input signal, a third mixer coupled with the signal generator and the second input terminal, and a fourth mixer coupled with the signal generator and the second input terminal. The third mixer mixes the first reference signal and the second input signal and to thereby generate a third mixed signal. The fourth mixer mixes the second reference signal and the second input signal and to thereby generate a fourth mixed signal. The controller is configured to shift a phase of the first reference signal and a phase of the second reference signal until a value of the fourth mixed signal divided by the third mixed signal reaches the threshold value, determine a phase of the second input signal based on a second phase shift value, the second phase shift value representing an amount that the phase of the first reference signal and the phase of the second reference signal are shifted, and determine a phase difference between the input signal and the second input signal.


In a second aspect, the disclosure features a phase detection device including a first input terminal, second input terminal, a signal generator, a first mixer coupled with the signal generator and the first input terminal, a second mixer coupled with the signal generator and the second input terminal, and a controller coupled with the first mixer, the second mixer, and the signal generator. The first input terminal receives a first input signal to the phase detection device, and the second input terminal receives a second input signal to the phase detection device. The signal generator generates a sinusoidal reference signal. The first mixer mixes the reference signal and the first input signal to generate a first mixed signal. The second mixer mixes the reference signal and the second input signal to generate a second mixed signal. The controller is configured to shift a phase of the reference signal; detect a zero crossing of the first mixed signal and, in response to detecting the zero crossing of the first mixed signal, store first data representing the phase of the reference signal; detect a zero crossing of the second mixed signal and, in response to detecting the zero crossing of the second mixed signal, store second data representing the phase of the reference signal; and determine a phase difference between the first input signal and the second input signal by based on a difference between the first data and the second data.


This and other implementations can each optionally include one or more of the following features.


In some implementations, the phase detection device can include a first filter coupled between the first mixer and the controller and a second filter coupled between the second mixer and the controller. The first filter can filter the first mixed signal such that the first mixed signal is a direct current (DC) signal, and the a second filter can filter the second mixed signal such that the second mixed signal is a DC signal.


In some implementations, the phase detection device includes a first comparator coupled with first mixer and the controller, and a second comparator coupled with the second mixer and the controller. And, detecting the zero crossing of the first mixed signal includes detecting an edge of an output signal of the first comparator, and detecting the zero crossing of the second mixed signal includes detecting an edge of an output signal of the second comparator.


The reference signal can be phase-adjustable in a fixed number of steps. The first data and the second data can represent first and second steps of the sinusoidal reference signal. Determining the phase difference between the first input signal and the second input signal can include multiplying the difference between the first data and the second data by a step size associated with steps of the sinusoidal reference signal.


The controller can be configured to provide data indicating the phase difference between the first input signal and the second input signal to an impedance matching network. The controller can be one of: a microcontroller, a computer processor, a field programmable logic array (FPGA), or an application specific integrated circuit (ASIC).


In some implementations, the phase detection device can include an impedance matching network coupled with the controller. The impedance matching network can be configured to receive data indicating the phase difference between the first input signal and the second input signal from the controller and adjust an impedance value of a resonator in accordance with the received data.


In a third aspect, the disclosure features an electronic device including a first finite impulse response (FIR) filter, a second FIR filter, and a controller coupled with the first FIR filter and the second FIR filter. The first FIR filter receives an input signal and a first reference signal. The first FIR filter filters the first reference signal to generate a first sinusoidal signal and mixes the first sinusoidal signal and the input signal to generate a first mixed signal. The second FIR filter receives the input signal and a second reference signal, wherein the second FIR filter filters the second reference signal to generate a second sinusoidal signal and mixes the second sinusoidal signal and the input signal to generate a second mixed signal. The controller is configured to determine a characteristic of the input signal based on the first mixed signal and the second mixed signal.


This and other implementations can each optionally include one or more of the following features.


In some implementations, the characteristic of the input signal can be a phase or an amplitude of the input signal. The characteristic of the input signal can include both a phase and an amplitude of the input signal. The first and second reference signals can be square waves. The square waves can be time-sampled square waves. A sampling rate of the square waves can be twelve times a fundamental frequency of the square wave. The first reference signal can be phase shifted with respect to the second reference signal by a predetermined number of samples.


In some implementations, each of the first and the second FIR filter can include a plurality of filter zeros, and the filter zeros can be selected to cancel harmonic frequencies of the first or second reference signal. The zeros of each of the first and the second FIR filter can be selected to cancel third, fifth, seventh, and ninth harmonics of the first or second reference signal.


In some implementations, each of the first and the second FIR filter include a plurality of filter taps. Each filter tap can include a delay circuit, a switch, and a resistor electrically connected to a terminal of the switch, where one of the first or the second reference signal is applied to an input of the delay circuit, the switch is controlled by an output of the delay circuit, and the input signal passes through the switch. Values for the resistors of the plurality of filter taps for each of the first and second FIR filters can represent filter zeros that are selected to cancel harmonic frequencies of the first or second reference signal. Each of the first and the second FIR filters can include five filter taps.


In some implementations, the electronic device includes a first filter coupled with the first FIR filter and the controller and a second filter coupled with the second FIR filter and the controller. The first filter can filter the first mixed signal such that the first mixed signal is a direct current (DC) signal, and the second filter can filter the second mixed signal such that the second mixed signal is a DC signal.


In some implementations, determining the phase of the input signal by the controller can include determining an arctangent of a quotient of the second mixed signal divided by the first mixed signal. The controller can be configured to provide data indicating the phase of the input signal to an impedance matching network. The controller can be one of: a microcontroller, a computer processor, a field programmable logic array (FPGA), or an application specific integrated circuit (ASIC).


In some implementations, the phase detection device can include an impedance matching network coupled with the controller. The impedance matching network can be configured to receive data indicating the phase of the input signal from the controller and adjust an impedance value of a resonator in accordance with the received data.


In some implementations, the electronic device includes a third FIR filter and a fourth FIR filter. The third FIR filter receives a second input signal and the first reference signal. The third FIR filter filters the first reference signal to generate a first sinusoidal signal and mixes the first sinusoidal signal and the second input signal to generate a third mixed signal. The fourth FIR filter receives the second input signal and the second reference signal. The fourth FIR filter filters the second reference signal to generate a second sinusoidal signal and mixes the second sinusoidal signal and the second input signal to generate a fourth mixed signal. The controller is coupled with the third FIR filter and the fourth FIR filter and configured to determine a phase of the second input signal based on the third mixed signal and the fourth mixed signal, and determine a phase difference between the input signal and the second input signal.


In a fourth aspect, the disclosure features a finite impulse response (FIR) filter including a plurality of filter taps, an operational amplifier, and a feedback path. Each filter tap includes a delay circuit, a switch, and a resistor. The delay circuit includes an input terminal to receive a square wave and an output terminal to output a delayed version of the square wave. The switch includes an input terminal, an output terminal, and a control terminal. The control terminal of the switch is electrically connected to the output terminal of the delay circuit to receive the delayed version of the square wave at the control terminal, and the input terminal of the switch is electrically connected to a common input signal line for the plurality of filter taps. The resistor is electrically connected to one of the input terminal or the output terminal of the switch. An output terminal of each of the plurality of filter taps is electrically connected to an input terminal of the operational amplifier. The feedback path electrically connects an output terminal of the operational amplifier to the input terminal of the operational amplifier.


This and other implementations can each optionally include one or more of the following features.


In some implementations, values for the resistors of the plurality of filter taps represent filter zeros that are selected to cancel harmonic frequencies of the square wave. The filter zeros can be selected to cancel the third, fifth, seventh, ninth harmonics of the square wave. An output signal of the operation amplifier can be a mixed signal comprising an input signal mixed with a sinusoidal signal at a fundamental frequency of the square wave.


In some implementations, an input signal can be a direct current (DC) signal and the output signal of the operational amplifier is the sinusoidal signal at a fundamental frequency of the square wave. Each delay circuit of the plurality of filter taps can include a flip-flop.


Particular implementations of the subject matter described in this specification can be implemented so as to realize one or more of the following advantages. Implementations may accurately detect phase, amplitude, or both of input signals that have relatively high harmonic content. Some implementations may correct for phase errors between two reference signals used to detect a phase of an input signal. Some implementations may generate sinusoidal reference signals having minimal harmonic content (e.g., “clean” reference signals). Some implementations may generate a pair of reference signals having minimal phase error between the signals by using phase shifted digital signals. Some implementations may accommodate a input signals having a large amplitude range.


Embodiments of the phase detection devices can also include any of the other features disclosed herein, including features disclosed in combination with different embodiments, in any combination as appropriate.


The details of one or more implementations of the subject matter described in this specification are set forth in the accompanying drawings and the description below. Other features, aspects, and advantages of the subject matter will be apparent from the description, the drawings, and the claims.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 shows a block diagram of an example of a wireless power transfer system.



FIGS. 2A and 2B show block diagrams of an example wireless power transfer system including an impedance matching network.



FIG. 3 depicts an example of an implementation of a phase detection device in accordance with implementations of the present disclosure.



FIG. 4 shows a graph depicting an operation of the phase detection device.



FIGS. 5A and 5B depict examples of implementations of multi-input phase detection devices.



FIG. 6 depicts an example of an implementation of a phase detection device in accordance with implementations of the present disclosure.



FIG. 7 depicts another example of a phase detection device in accordance with implementations of the present disclosure.



FIGS. 8 and 9 depict examples of sinusoidal wave generators/signal mixers (SWG/SM) in accordance with implementations of the present disclosure.





Like reference numbers and designations in the various drawings indicate like elements.


DETAILED DESCRIPTION

Wireless energy transfer systems described herein can be implemented using a wide variety of resonators and resonant objects. As those skilled in the art will recognize, important considerations for resonator-based power transfer include resonator quality factor and resonator coupling. Extensive discussion of such issues, e.g., coupled mode theory (CMT), coupling coefficients and factors, quality factors (also referred to as Q-factors), and impedance matching is provided, for example, in U.S. patent application Ser. No. 13/428,142, published on Jul. 19, 2012 as US 2012/0184338, in U.S. patent application Ser. No. 13/567,893, published on Feb. 7, 2013 as US 2013/0033118, and in U.S. patent application Ser. No. 14/059,094, published on Apr. 24, 2014 as US 2014/0111019. The entire contents of each of these applications are incorporated by reference herein.


Power transfer systems may rely on electronic circuits such as rectifiers, AC (Alternating Current) to DC (Direct Current) converters, impedance matching circuits, and other power electronics to condition, monitor, maintain, and/or modify the characteristics of the voltage and/or current used to provide power to electronic devices. Power electronics can provide power to a load with dynamic input impedance characteristics. In some cases, in order to enable efficient power transfer, a dynamic impedance matching network is provided to match varying load impendences to that of the power source.


In some applications such as wireless power transfer, load impedances for a wireless power supply device may vary dynamically. In such applications, impedance matching between a load, such as a resonator coil, and a power supply of the device may be required to prevent unnecessary energy losses and excess heat. For example, the impedance associated with a resonator coil may be dynamic, in which case, a dynamic impedance matching network can be provided to match the varying power supply impedance (e.g., a device resonator) to that of the device. In the case of a wirelessly powered device, power supply impedances (e.g., a device resonator coil) may be highly variable. Therefore, an impedance matching network can be supplied between the device resonator coil and the power source of the device (e.g., battery or battery charging circuitry) to promote efficient transfer of power. Accordingly, power transfer systems transferring and/or receiving power via highly resonant wireless energy transfer, for example, may be required to configure or modify impedance matching networks to maintain efficient power transfer. The power electronics used in existing devices may not be capable of accurately detecting or measuring impedance mismatches or of rapidly accounting for impedance variations.


In the devices disclosed herein, power transfer and receive circuits can include phase and/or amplitude detection circuits or devices. Phase detection circuits can measure the phase of voltage or current signals within a power source or device to determine a mismatch between a power supply impedance and a load impedance, and to configure elements of an impedance matching network to minimize or eliminate the impedance mismatch. For example, a phase detection circuit can detect the phase of a power supply current and that of a load current. A difference in phase between the phase of a power supply current and that of a load current indicates an impedance mismatch between the power supply and the load. The phase difference can be used by an electronic device to configure an impedance matching network to minimize the impedance mismatch and, thereby, maximize power transfer efficiency.


While the phase detection circuits, methods, and systems disclosed herein are discussed in the context of a wireless power transfer system, it should be appreciated that they may be useful with other electronic devices as well. For example, phase detection circuits, devices, methods, and systems disclosed herein can be used in power factor correction devices, portable network analyzers, communication systems, and other electronic devices.



FIG. 1 shows a block diagram of an example wireless power transfer system 100. The system 100 includes a wireless power source 102 and a wirelessly powered or wirelessly charged device 104. Wirelessly powered or wirelessly charged devices 104 can include, for example, electronic devices such as laptops, smartphones, tablets, and other mobile electronic devices that are commonly placed on desktops, tabletops, bar tops, and other types of surfaces. The device 104 includes a device resonator 108D, device power and control circuitry 110, and a wirelessly powered or wirelessly charged electronic device 112, to which either DC or AC or both AC and DC power is transferred. The wireless power source 102 includes source power and control circuitry 106 and a source resonator 108S. The electronic device 112 or devices that receive power from the device resonator 108D and device power and control circuitry 110 can be, for example, an electronic device such as a laptop, smartphone, and other mobile electronic devices. The device resonator 108D and device circuitry 110 delivers power to the device/devices 112 that can be used to recharge the battery of the device/devices, power the device/devices directly, or both when in the vicinity of the source resonator 108S.


The power source 102 can be powered from a number of DC or AC voltage, current or power sources including, for example, a USB (Universal Serial Bus) port of a computer. In addition, the source 102 can be powered from the electric grid, from a wall plug, from a battery, from a power supply, from an engine, from a solar cell, from a generator, or from another source resonator. The source power and control circuitry 106 can include circuits and components to isolate the source electronics from the power supply, so that any reflected power or signals are not coupled out through the source input terminals.


The source power and control circuitry 106 can drive the source resonator 108S with alternating current, such as with a frequency greater than 10 kHz and less than 100 MHz (e.g., 6.78 MHz). The source power and control circuitry 106 can include, for example, impedance matching circuitry, a DC-to-DC converter, an AC-to-DC converter, or both an AC-to-DC converter and a DC-to-DC converter, an oscillator, and a power amplifier.


The device power and control circuitry 110 can be designed to transform alternating current power from the device resonator 108D to stable direct current power suitable for powering or charging one or more devices 112. The device power and control circuitry 110 can be designed to transform an alternating current power at one frequency (e.g., 6.78 MHz) from the device resonator to alternating current power at a different frequency suitable for powering or charging one or more devices 112. The power and control circuitry can include, for example, impedance matching circuitry, rectification circuitry, voltage limiting circuitry, current limiting circuitry, AC-to-DC converter circuitry, DC-to-DC converter circuitry, DC-to-AC converter circuitry, AC-to-AC converter circuitry, and battery charge control circuitry.


The power source 102 and the device 104 can have tuning capabilities, for example, dynamic impedance matching circuits, that allow adjustment of operating points to compensate for changing environmental conditions, perturbations, and loading conditions that can affect the operation of the source and device resonators and the efficiency of the energy transfer. The tuning capability can also be used to multiplex power delivery to multiple devices, from multiple sources, to multiple systems, to multiple repeaters or relays, and the like. The tuning capability can be controlled automatically, and may be performed continuously, periodically, intermittently or at scheduled times or intervals. In some implementations, manual input can be used to configure a control algorithm for tuning the impedance matching circuits.


The power source 102 and the device 104 resonators may be separated by many meters or they may be very close to each other or they may be separated by any distance in between. The source and device resonators 108S, 108D may be offset from each other laterally or axially. The source and device resonators 108S, 108D may be directly aligned (no lateral offset). The source and device resonators 108S, 108D may be oriented so that the surface areas enclosed by their inductive elements are approximately parallel to each other. The source and device resonators 108S, 108D may be oriented so that the surface areas enclosed by their inductive elements are approximately perpendicular to each other, or they may be oriented for any relative angle (0 to 360 degrees) between them. Such variations in the physical arrangement between the source and device resonators 108S, 108D may affect power coupling between the resonators 108S, 108D, and thereby, alter impedances exhibited by the resonators 108S, 108D to the source power and control circuitry 106 or device power and control circuitry 110, respectively.



FIGS. 2A and 2B show block diagrams of an example wireless power transfer system 200 including an impedance matching network (IMN) 204 and IMN control circuitry 208. The system 200 can, for example, be implemented as part of either the wireless power source 102 or the wirelessly powered or charged device 104 of FIG. 1. The system 200 includes a power source 202, an IMN 204, a load 206, and IMN control circuitry 208. The power source 202 can be the source power supply and control circuitry 106 of the wireless power source 102. The power source 202 can be the device resonator 108D of the device 104. The load 206 can be, for example, the source resonator 108S of the wireless power source 102. The load 206 can be the electronic device 112 powered by or a battery of the electronic device 112 charged by the device resonator 108D. The impedance exhibited by either the load 206 or the power source 202 may be dynamic and vary based on, for example, a physical position of a device 104 (e.g., a device resonator 108D) in relation to a wireless power source 102 (e.g., a source resonator 108S).


The impedance-matching network 204 can be designed to maximize the power delivered between power source 202 and the load 206 at a desired frequency (e.g., 6.78 MHz). The impedance matching components 216, 218, 220 in the IMN 204 can be chosen and connected so as to preserve a high-Q value of the resonator. Depending on the operating conditions, the components 216, 218, 220 in the IMN 204 can be automatically tuned to control the power delivered from the power source 202 to the load 206, for example, to maximize efficient transfer of power from a power source 202 to a source resonator 210.


The IMN control circuitry 208 monitors impedance differences between the source 202 and the load 206 and provides control signals to the IMN 204 to tune the IMN 204 or components thereof. The IMN control circuitry 208 can monitor voltage or current at various circuit locations within a power transfer system 100 to detect impedance differences. The IMN control circuitry 208 can include phase detection circuitry 209 to detect and compare phases of the monitored voltage or current within the power transfer system 100. For example, a phase difference between current at two locations within the power transfer system 100 may indicate an impedance mismatch. The IMN control circuitry 208 can tune the IMN 204 in response to detecting the phase difference.


For example, referring to FIG. 2B, the IMN control circuitry 208 can receive power, voltage, or current measurements from sensors 212 and 214. Sensors 212 and 214 can be appropriate voltage or current sensors such as, for example, Rogowski coils. For example, sensor 212 can measure an alternating current (IS) provided from the power source 202, and sensor 214 can measure an alternating current (IL) provided to a resonator 210. The phase detection circuitry 209 detects respective phases of the currents IS and IL. The phase detection circuitry 209 can send the detected phases of currents IS and IL to the IMN control circuitry 208 to tune the IMN 204 or components thereof (e.g., components 216, 218, 220) to correct the impedance mismatch.


The IMN 204 components 216, 218, 220 can include, for example, a capacitor or networks of capacitors, an inductor or networks of inductors, or various combinations of capacitors, inductors, diodes, switches, and resistors. The components of the impedance matching network can be adjustable and variable and can be controlled to affect the efficiency and operating point of the system. The impedance matching can be performed by controlling the connection point of the resonator, adjusting the permeability of a magnetic material, controlling a bias field, adjusting the frequency of excitation, and the like. The impedance matching can use or include any number or combination of varactors, varactor arrays, switched elements, capacitor banks, switched and tunable elements, reverse bias diodes, air gap capacitors, compression capacitors, barium zirconium titanate (BZT) electrically tuned capacitors, microelectromechanical systems (MEMS)-tunable capacitors, voltage variable dielectrics, transformer coupled tuning circuits, and the like. The variable components can be mechanically tuned, thermally tuned, electrically tuned, piezo-electrically tuned, and the like. Elements of the impedance matching can be silicon devices, gallium nitride devices, silicon carbide devices, and the like. The elements can be chosen to withstand high currents, high voltages, high powers, or any combination of current, voltage and power. The elements can be chosen to be high-Q elements.



FIG. 3 depicts an example of an implementation of a phase detection device 300 that can be included in a power transfer system to detect and monitor phase angles of a voltage or current input signal. The phase detection device 300 is a single input (e.g., single channel) phase detector. That is, the phase detection device 300 measures a phase of an input signal provided on one input channel. The phase detection device 300 includes a signal generator 302, signal mixers 304, filters 306, and a controller 308. The controller 308 can be, for example, a microcontroller, a computer processor, a field programmable logic array (FPGA), or an application specific integrated circuit (ASIC). The controller 308 can include or be coupled to a computer readable storage device such as, for example, random access memory, flash memory, or other appropriate memory device.


During operation of the phase detection device 300, the signal generator 302 generates reference signals 1 and 2. Reference signals 1 and 2 are sinusoidal signals each having a frequency equal to that of an input signal (e.g., 6.78 MHz). Ideally, reference signals 1 and 2 are ninety degrees out of phase with each other. For example, reference signal 1 may be a sine signal represented by A*sin(ωt) and reference signal 2 may be a cosine signal represented by A*cos(ωt). However, often the reference signals are not exactly ninety degrees out of phase, and the signals include some phase error (θ) (e.g., fractions of a degree to multiple degrees (e.g. 0.1° or less to 10° or more). Thus, reference signals 1 and 2 can be more generally represented by A*sin(ωt) and A*cos(ωt+θ), respectively. In some examples, the phase detection device 300 can correct for any phase error (θ) between the reference signals, thereby reducing the precision required in generating the reference signals to obtain accurate phase measurements.


The input signal may be a signal representing a measured current or voltage at a location within a power transfer system. The input signal may be, for example, a voltage signal representing a measured current or voltage at a location within a power transfer system, and can be represented by AIN*sin(ωt+φ), where φ is the phase of the input signal relative to the reference signals. For example, the input signal can be the output of a Rogowski coil positioned within the circuitry of a power transfer system to measure a current signal.


The signal mixers 304 are coupled with the signal generator 302 so as to receive one of the reference signals as one input and the input signal as another input. The mixers 304 mix (e.g., perform time-domain multiplication) a respective reference signal with the input signal and output mixed signal 1 and 2. Thus, mixed signal 1 can be represented by:







X
=



A
IN

*

sin


(


ω





t

+
φ

)


*
A
*

sin


(

ω





t

)



=




AA
IN

2

*

cos


(
φ
)



-



AA
IN

2

*

cos


(


2

ω





t

+
φ

)






,





and mixed signal 2 can be represented by:






Y
=



A
IN

*

sin


(


ω





t

+
φ

)


*
A
*

cos


(


ω





t

+
θ

)



=




AA
IN

2

*

sin


(

φ
-
θ

)



+



AA
IN

2

*


sin


(


2

ω





t

+
φ
+
θ

)


.








Filters 306 can be low-pass filters designed to filter, for example, the second harmonic from the first and the second mixed signal that is generated by the mixers. Accordingly, the filters may remove the second order harmonics generated from the signal mixing process as well as any higher order harmonics that were present in either reference signals or the input signal. After filtering, mixed signal 1 can be represented by:







X
=



AA
IN

2

*

cos


(
φ
)




,





and mixed signal 2 can be represented by:






Y
=



AA
IN

2

*


sin


(

φ
-
θ

)


.






The controller 308 receives the mixed signals X and Y, determines the phase of the input signal, and outputs the phase of the input signal to, for example, IMN control circuitry. Without a phase error (θ) between the reference signals, the phase of the input signal (φ) can be calculated by:






φ
=



tan

-
1




(

Y
X

)


=



tan

-
1




(




AA
IN

2

*

sin


(
φ
)






AA
IN

2

*

cos


(
φ
)




)


.







With a phase error (θ) between the reference signals, the calculated effective phase of the input signal (φeff) can be represented by:







φ
eff

=



tan

-
1




(

Y
X

)


=



tan

-
1




(




AA
IN

2

*

sin


(

φ
-
θ

)






AA
IN

2

*

cos


(
φ
)




)


.






Thus, the phase error (θ) between the reference signals can cause variations in the ratio of the mixed signals X and Y, and consequently, errors in calculating the phase (φ) of the input signal. For example, FIG. 4 shows a graph depicting the tangent function of the phase (φ) of the input signal:







tan


(
φ
)


=


(

Y
X

)

.






However, the x- and y-axes are labeled as








(

Y
X

)






and







tan

-
1




(

Y
X

)



,





respectively, to correspond with the operations of the controller 308. Any phase error (θ) between the reference signals causes error 402 in the ratio of the mixed signals X and Y. Although an actual phase (φ) of the input signal may be, for example, 15° a phase error (θ) between the reference signals of, for example, ±10° will cause variation 402 in the ratio






(

Y
X

)





or the mixed signals A and Y. Without accounting for the error, calculations of the effective phase (φeff) of the input signal from the ratio






(

Y
X

)





of the mixed signals may result in a value for the effective phase (φeff) falling within a wide error range 404 (e.g., approximately 5.1° to 23.6°) related to the phase error (θ) between the reference signals.


To minimize the effect of any phase error (θ) between the reference signals, the controller 308 shifts the phases of the reference signals until the ratio






(

Y
X

)





or the mixed signals falls within a predetermined region 406 of the tangent function curve. For instance, near the asymptotes of the tangent function, any variation 408 in the ratio






(

Y
X

)





of the mixed signals caused by the phase error (θ) between the reference signals will have minimal effects on the calculated effective phase (φeff) 410 of the input signal. A more accurate calculation of the actual phase (φ) of the input signal can be determined by subtracting the amount the reference signals are shifted from the effective phase (φeff) as calculated after the shift.


In more detail, the controller 308 monitors the values of mixed signals X and Y while shifting (e.g., delaying) both of the reference signals by an equal amount (Δφref). For example, the controller 308 can send a control signal to the signal generator 302 (or to phase shifting circuitry (not shown)) to create equivalent phase shifts (Δφref) in reference signal 1 and reference signal 2. The controller 308 can stop shifting the phase of the reference signals when it determines that the phase shifts (Δφref) of the reference signals is sufficient to place the ratio






(

Y
X

)





of the mixed signals within the desired region 406 of the tangent curve. For example, the controller 308 can monitor the ratio






(

Y
X

)





of the mixed signals and stop phase shifting the reference signals when the ratio






(

Y
X

)





meets or exceeds a threshold value. For example, the controller 308 can compare a magnitude of the ratio






(

Y
X

)





to a threshold value.


In some implementations, the threshold can be a local maximum value of the ratio







(

Y
X

)

.





For example, the controller 308 can store at least one prior calculated value of the ratio






(

Y
X

)





while shifting the reference signals and compare a subsequently calculated value to the prior value. When a subsequent ratio value is less than a prior calculated value, the controller 308 can use the prior calculated value as the local maximum value and its corresponding phase shift of the reference signals as the Δφref for calculating the phase of the input signal.


Once the ratio






(

Y
X

)





of the mixed signals meets or exceeds the threshold value, the controller 308 can calculate the phase (φ) of the input signal based on an amount by which the phase of the reference signals was shifted (Δφref) to achieve the threshold value for the ratio






(

Y
X

)





of the mixed signals. For example, the phase (φ) of the input signal can be calculated by subtracting the amount of phase shift in the reference signals (Δφref) from the effective phase (φeff) of the input signal calculated after the phase shift, for example, as represented by the equation below:






φ
=



φ

eff
,

after





shift



-

Δφ
ref


=




tan

-
1




(

Y
X

)



after





shift


-


Δφ
ref

.







In some implementations, the phase (φ) of the input signal can be approximated by subtracting the amount by which the reference signals are phase shifted (Δφref) from 90°, as represented by the equation below, for example:

φapprox=90°−Δφref.


In some implementations, the controller 308 can send data indicating the calculated phase of the input signal to control circuitry for an IMN (e.g., IMN control circuitry 208 of FIGS. 2A and 2B). In some implementations, controller 308 can serve as both the controller for the phase detection circuitry and as a controller for an IMN. In other words, controller 308 can use the calculated phase of the input signal to generate control signals to tune an IMN or elements thereof.



FIGS. 5A and 5B depict examples of implementations of multi-input phase detection devices 500 and 550, respectively, that can be included in a power transfer system to detect and monitor phase angles of voltage or current input signals. More specifically, the multi-input (e.g., multi-channel) phase detection devices 500 and 550 can measure phases of multiple input signals provided on multiple different input channels, or phase differences between various input signals provided on the multiple input channels.


Referring first to FIG. 5A, the phase detection device 500 is similar to that shown in FIG. 3, however, phase detection device 500 includes a multiplexer 502 to alternately monitor multiple input signals. In the example shown, the multiplexer 502 receives two input signals (input signal 1 and input signal 2). The output of the multiplexer is coupled to both of the mixers 304. The controller 308 is coupled with a controlling input terminal (e.g., a signal selection input terminal) of the multiplexer 502.


In the phase detection device 500, the controller 308 can determine a difference in phase between the input signals. For example, the controller 308 can determine the phase of both input signal 11) and input signal 22) using the process described above in reference to FIGS. 3 and 4 for each of the input signals. The controller 308 can then calculate the phase difference between the input signals (φdiff) by finding the difference between the phases of the respective input signals, as represented in the equation φdiff2−φ1, for example.


More specifically, in some implementations, the controller 308 can select one of the input signals from the multiplexer 502, for example, input signal 1. The selected input signal is mixed with reference signal 1 and reference signal 2 by the mixers 304 to generate a first set of mixed signals (e.g., X1 and Y1). As described above, the controller 308 can monitor the ratio of the first set of mixed signals while shifting the phase of the reference signals until the ratio of the mixed signals meets or exceeds the threshold value. As described above, the controller 308 can then determine the phase of input signal 11) by subtracting the value of the reference signal phase shift either from 90°, for an approximate value, or from the arctangent of the ratio of the mixed signals. The controller 308 stores the phase of input signal 11) and proceeds to determine the phase of input signal 22) in a similar manner. The controller 308 can then calculate the phase difference between the input signals (φdiff) by subtracting the phase of one input signal from that of the other. This process can be performed for any number of input signals to obtain phase values for each input signal, and the controller 308 can compare the phases of any one input signal to other input signals as desired or required by a particular system in which the phase detection device 500 is implemented.


In some implementations, the controller 308 can alternately select between the input signals while performing the phase shift of the reference signals and monitoring the ratios of mixed signals generated from each of the respective input signals. For example, the controller 308 can select one of the input signals from the multiplexer 502, for example, input signal 1. As before, the selected input signal is mixed with reference signal 1 and reference signal 2 by the mixers 304 to generate a second set of mixed signals (e.g., X1 and Y1). The controller 308 can determine the ratio of the first set of mixed signals and store the value. The controller 308 can select a different input signal from the multiplexer 502, for example, input signal 2. Once selected, input signal 2 is mixed with reference signal 1 and reference signal 2 by the mixers 304 to generate a second set of mixed signals (e.g., X2 and Y2). The controller 308 can determine the ratio of the second set of mixed signals and store the value. These steps can be repeated for each input signal to the multiplexer 502.


Once a ratio of mixed signals has been determined and stored for each of the input signals (e.g., input signals 1 and 2), the controller 308 can shift the phase of the reference signals by an incremental value (e.g., 2°, 1°, 0.1°, etc.). The controller 308 repeats the above steps of selecting through each of the input signals to the multiplexer 502 and calculating a ratio of mixed signals associated with each input signal. For each input signal, the controller 308 determines whether the ratio of mixed signals at each incremental phase shift of the reference signals meets or exceeds the threshold value. When the ratio of mixed signals for a particular one of the input signals meets or exceeds the threshold value, the controller 308 can calculate the phase of the particular input signal using the corresponding cumulative phase shift in the reference signals. For example, if the ratio of the mixed signals associated with input signal 1 reach the threshold value during the fifth incremental phase shift of the reference signals, the cumulative phase shift corresponding to input signal 1 would be five times the incremental phase shift value. In some implementations, once a phase is calculated for a given input signal the controller may skip over (not select) that input signal for each subsequent iteration of the phase calculation process.


Once the phase of each input signal has been calculated, the controller 308 can calculate the phase difference between the input signals (φdiff) by subtracting the phase of one input signal from that of the other. Furthermore, this process can be performed for any number of input signals to obtain phase values for each input signal, and the controller 308 can compare the phases of any one input signal to other input signals as desired or required by a particular system in which the phase detection device 500 is implemented.



FIG. 5B depicts another implementation of a multi-input phase detection device 550. The phase detection device 550 includes separate sets 552 of mixers 304 for each input signal (e.g., input signal 1 and input signal 2). Each mixer 304 in each set 552 is coupled to the signal generator 302 to receive one of the reference signals as an input, and both mixers 304 in each set 552 receive a respective one of the inputs signals as a second mixer input.


For example, the set 552 of mixers 304 associated with input signal 1 mix (e.g., perform time-domain multiplication) a respective reference signal with input signal 1 and output a first set of mixed signals X1 and Y1. Likewise, the set 552 of mixers 304 associated with input signal 2 mix (e.g., perform time-domain multiplication) a respective reference signal with input signal 2 and output a second set of mixed signals X2 and Y2.


The controller 308 receives the mixed signals associated with each of the input signals and determines the phase of each input signal. For example, the controller 308 can concurrently monitor the set of mixed signals associated with each of multiple input signals while shifting the phase of the reference signals. The controller 308 can detect when a ratio of each set of mixed signals meets or exceeds the threshold value, and, in response, determine a phase for the input signal corresponding to each set of mixed signals. For example, when the controller 308 determines that the ratio of mixed signals X1 and Y1 associated with input signal 1 meet or exceeds the threshold value, the controller 308 can use the phase shift value corresponding to the amount by which the reference signals were shifted when the ratio of signals X1 and Y1 met or exceed the threshold value to determine the phase of input signal 1. The controller 308 can continue shifting the phase of the reference signals and monitoring the ratio of mixed signals associated with each input signal until the phase for each input signal has been determined.


Once the phase of each input signal has been calculated, the controller 308 can calculate the phase difference between the input signals (φdiff) by subtracting the phase of one input signal from that of the other. Furthermore, this process can be performed for multiple input signals to obtain phase values for each input signal, with a corresponding number of mixer sets 552. Moreover, the controller 308 can compare the phases of any one input signal to other input signals as desired or required by a particular system in which the phase detection device 550 is implemented.


In some implementations, the controller 308 in phase detection devices 500 or 550 can send data indicating the calculated phase difference between two of the multiple input signals to control circuitry for an IMN (e.g., IMN control circuitry 208 of FIGS. 2A and 2B). In some implementations, controller 308 can serve as both the controller for the phase detection circuitry and as a controller for an IMN. In other words, controller 308 can use calculated phase differences of the input signals to generate control signals to tune an IMN or elements thereof.



FIG. 6 depicts an example of a phase detection device 600 that can be included in a power transfer system to detect and monitor phase angles between voltage or current input signals. The phase detection device 600 is a dual input (e.g., two channel) phase difference detector. That is, the phase detection device 600 measures a phase difference between two input signals, one input signal provided on each of two input channels. The phase detection device 600 includes a signal generator 602, signal mixers 604a, 604b, and a controller 608. Filters 606 may be included between respective outputs of the mixers 604a, 604b and inputs terminals of the controller 608. The controller 608 can be, for example, a microcontroller, a computer processor, an FPGA, or an ASIC. The controller 608 can include or be coupled to a computer readable storage device such as, for example, random access memory, flash memory, or other appropriate memory devices. In some implementations, the phase detection device 600 can also include comparators 610a and 610b.


During operation of the phase detection device 600, the signal generator 602 generates a reference signal. The reference signal has a frequency equal to that of an input signals (e.g., 6.78 MHz). In some examples, the reference signal can be a stepped sine wave, and can be represented as A sin(ωt+θ), where the phase (θ) of the reference signal is controllable in discrete steps having a step size (Δθ). Thus, an aggregate phase shift of the reference signal can be represented by n(Δθ), where n represents a number of steps by which the phase of the reference signal is shifted. For example, the reference signal can be a 192-step sine wave with a step size of 1.875° (360°/192 steps). Therefore, a phase shift of ten steps (e.g., n=10) would be the equivalent of 18.75°.


The input signals may be signals representing measured current or voltage signals at locations within a power transfer system. The input signals may be, for example, voltage signals representing measured current or voltage at locations within a power transfer system. For example, input signal 1 (e.g., on channel 1) can be represented as A1 sin(ωt+φ1), and input signal 2 (e.g., on channel 2) can be represented as A2 sin(ωt+φ2). For example, the input signals can be the outputs of Rogowski coils positioned within the circuitry of a power transfer system to measure current at locations within the system.


The signal mixers 604a, 604b are coupled with the signal generator 602 so as to receive the reference signal as one input and one of the input signals as a, respective, second input. Mixer 604a mixes (e.g., performs time-domain multiplication of) the reference signal with input signal 1, and outputs mixed signal 1. Mixer 604b mixes the reference signal with input signal 2, and outputs mixed signal 2.


Filters 606 are low-pass filters designed to filter higher-order second harmonics from the mixed signals generated by the mixers, leaving only the DC component. The filters remove the second order harmonics generated from the signal mixing process and any higher order harmonics that were present in either reference signal or the input signals. After filtering, mixed signal 1 can be represented by:








Mixed






Sig
.




1


=



AA
1

2

*

cos


(


φ
1

-
θ

)




,





and mixed signal 2 can be represented by:







Mixed






Sig
.




2


=



AA
2

2

*


sin


(


φ
2

-
θ

)


.






The controller 608 receives the mixed signals 1 and 2 and shifts the phase of the reference signal while monitoring the mixed signals to determine the phase difference between the input signals. More specifically, the controller shifts the phase of the reference signal while monitoring mixed signal 1 and mixed signal 2 for a zero crossing. For example, the controller can incrementally shift the phase of the references signal while monitoring the values of the mixed signals 1 and 2. When the controller 608 detects that the value of one of the mixed signals (e.g., mixed signal 1) equals or has passed through zero while shifting the phase of the reference signal, the controller 608 stores data representing the phase of the reference signal at which the zero crossing of mixed signal 1 occurs. The controller 608 may store data representing the phase increment of the reference signal either just before or just after the zero crossing, so long as the same convention is used consistently. In some implementations, more precision may be achieved by interpolating a more precise time of the zero crossing between the phase increments of the reference signal just before and just after the zero crossing.


The controller 608 continues to shift the phase of the reference signal (0) while monitoring the mixed signals. When the controller 608 detects that the value of the other mixed signal (e.g., mixed signal 2) equals or has passed through zero while shifting the phase of the reference signal, the controller 608 stores data representing the phase of the reference signal at which the zero crossing of mixed signal 2 occurs. The phase difference between the two input signals can then be determined by finding the difference between the phase of the reference signal at the zero crossing for each of the mixed signals.


For example, as the controller 608 shifts the phase of the reference signal (θ) the value of mixed signals 1 and 2 may change as shown in plot 620, where curves 622 and 624 represent the values of mixed signals 1 and 2 as a function of the phase of the reference signal (θ). When the controller 608 detects zero crossing 626 of mixed signal 1, the controller 608 stores the data representing the phase of the reference signal at which the zero crossing 626 occurs. The controller 608 continues to shift the phase of the reference signal (θ) while monitoring the mixed signals. When the controller 608 detects zero crossing 268 of mixed signal 2, the controller 608 stores the data representing the phase of the reference signal at which the zero crossing 268 occurs. The controller 608 determines the phase difference between the two input signals by subtracting the phase of the reference signal at the zero crossing 628 of mixed signal 2 from the phase of the reference signal at the zero crossing 626 of mixed signal 1.


In some implementations, the exact phases of the reference signal at the zero crossings is not required. The controller 608 only needs data representing the amount by which the phase of the reference signal is shifted between the zero crossings of the mixed signals. As noted above, in some implementations, the reference signal can be a stepped-sinusoidal signal, for example, a 192-step sine wave with a step size of 1.875°). In such implementations, the actual phase of the reference signal is not required to determine the phase difference between the two input signals.


For example, the controller 608 can use an arbitrary starting state for the phase of the reference signal such as, a binary count beginning at zero (e.g., 00000000b) to represent the number of steps by which the reference signal is shifted. The controller 608 causes the signal generator 602 to incrementally shift the reference signal and counts each step by incrementing the binary count. The controller 608 can detect zero crossing 626 of mixed signal 1 at step eight (e.g., 00001000b). Then, the controller 608 can detect zero crossing 628 of mixed signal 2 at step 24 (e.g., 00011000b). The controller 608 can determine the phase angle between the two input signals as the difference in step count at each zero crossing times the step size of the reference signal. For example, Δφ2,1=(24−8)*1.875°=30°. Furthermore, in this example, the data representing the phase of the reference signal at each zero crossing is the binary count value of the phase shift when the zero crossing is detected.


In some implementations, the controller 608 can continuously shift the phase of the reference signal at a constant rate and store the times at which the zero crossings occur. In such implementations, the data representing the phase of the reference signal at each zero crossing are the stored times. Then, the phase angle between the two input signals is the time difference between the two zero crossings multiplied by the phase shift rate of the reference signal. In some implementations, controller 608 can continuously shift the phase of the reference signal at a constant rate, start a timer when the first zero crossing is detected and record the value of the timer when the second zero crossing is detected. In such implementations, the phase angle between the two input signals is the timer value at the second zero crossing multiplied by the phase shift rate of the reference signal.


In some implementations, each input channel can include a comparator 610a, 610b coupled to the output of the respective signal mixer 604a or 604b, and to an input terminal of the controller 608. The comparators 610a, 610b can be used to detect the respective mixed signal zero crossings. For example, the comparators 610a, 610b can be connected to compare a respective mixed signal to zero (e.g., ground). The output of each comparator 610a, 610b is coupled to the controller 608, and the controller detects the mixed signal zero crossings (e.g., 626, 628) by detecting a rising edge on the output of a respective comparator 610a, 610b.


For example, curve 630 in the plot 620 shows an example output from comparator 610a in response to mixed signal 1 (e.g. curve 622). In this case, the comparator 610a shifts from positive to a negative value at the zero crossing 626 forming a rising edge. The controller 608 can detect the rising edge of the comparator 610a output and, in response, store data representing the phase of the reference signal when the rising edge is detected. Although plot 620 illustrates a rising edge, some implementations can detect zero crossing using a falling edge of a comparator output signal or both falling and rising edges.


In some implementations, the controller 608 can send data indicating the calculated phase difference between two of the input signals to control circuitry for an IMN (e.g., IMN control circuitry 208 of FIGS. 2A and 2B). In some implementations, controller 608 can serve as both the controller for the phase detection circuitry and as a controller for an IMN. In other words, controller 608 can use the calculated phase of the input signal to generate control signals to tune an IMN or elements thereof.



FIG. 7 depicts another example of a phase detection device 700 that can be included in a power transfer system to detect and monitor a phase angle of a voltage or current input signal. The phase detection device 700 is a single input (e.g., single channel) phase detector. That is, the phase detection device 700 measures a phase of an input signal provided on one input channel. The phase detection device 700 includes sensing circuit 702, a sine wave generator/signal mixer 704a, a cosine wave generator/signal mixer 704b, filters 706, and a controller 708. The sensing circuit 702 is a circuit designed to measure a current or voltage signal. For example, the sensing circuit 702 can be a Rogowski coil.


The sine wave generator/signal mixer 704a and the cosine wave generator/signal mixer 704b are finite impulse response (FIR) filters that are configured to generate a sinusoidal signal from a non-sinusoidal reference signal (e.g., a square wave) 710a, 710b, and to mix the generated sinusoidal signal with an input signal. The sine wave generator/signal mixer 704a and the cosine wave generator/signal mixer 704b can each generally be referred to as a sinusoidal wave generators/signal mixer (SWG/SM). As described in more detail below, the sine wave generator/signal mixer 704a and the cosine wave generator/signal mixer 704b can have the same structure, with the difference between the two being the phase of the reference signals 710a, 710b received by the respective SWG/SMs 704a, 704b.


The controller 708 can be, for example, a microcontroller, a computer processor, an FPGA, or an ASIC. The controller 708 can include or be coupled to a computer readable storage device such as, for example, random access memory, flash memory, or other appropriate memory devices.


During operation of the phase detection device 700, the sensing circuit 702 measures a current or voltage signal. For example, the sensing circuit 702 can measure a current at one or more locations within a power transfer system (e.g., a 6.78 MHz alternating current (AC) signal). The output signal of the sensing circuit 702 can be a voltage signals representing a measured current or voltage. For example, output signal of the sensing circuit 702 can be represented as AIN sin(ωt+φ). In addition, the output signal of the sensing circuit 702 is the input signal for the SWG/SMs 704a, 704b. For example, the input signal for the SWG/SMs 704a, 704b can be the outputs of Rogowski coils positioned within the circuitry of a power transfer system to measure current at locations within the system. In some examples, the sensing circuit 702 can amplify or filter a measured signal. In some examples, the sensing circuit 702 can buffer the input signal of the sensing circuit 702 from the output signal of the sensing circuit 702.


The sine SWG/SM 704a receives the SIN reference signal 710a as a reference signal and the output signal of the sensing circuit 702 as an input signal. In like manner, the cosine SWG/SM 704b receives the COS reference signal 710b as a reference signal and the output signal of the sensing circuit 702 as an input signal. The SIN and COS reference signals 710a, 710b can be, for example, square waves each having a fundamental frequency equal to the frequency of the input signal (e.g., 6.78 MHz). In some examples, the SIN and COS reference signals 710a, 710b are identical except for being 90° out of phase with each other.


The sine SWG/SM 704a filters the SIN reference signal 710a to generate a sinusoidal signal. For example, the sine SWG/SM 704a is configured to cancel higher-order harmonics of the SIN reference signal 710a so as to generate a sinusoidal signal (e.g., A sin(ωt)) at the fundamental frequency of the SIN reference signal 710a. For example, the sine SWG/SM 704a can be configured to cancel higher-order harmonics of a square wave (e.g., the third, fifth, seventh, and ninth harmonics). For example, the FIR filter zeros (e.g., filter coefficients) can be selected to cancel harmonic frequencies of the SIN reference signal 710a. The sine SWG/SM 704a also mixes (e.g., performs time-domain multiplication of) the sinusoidal signal with the input signal, and outputs mixed signal 1.


The cosine SWG/SM 704b filters the COS reference signal 710b to generate a sinusoidal signal. For example, the cosine SWG/SM 704b is configured to cancel higher-order harmonics of the COS reference signal 710b so as to generate a sinusoidal signal (e.g., A cos(ωt)) at the fundamental frequency of the COS reference signal 710b. For example, the cosine SWG/SM 704b can be configured to cancel higher-order harmonics of a square wave (e.g., the third, fifth, seventh, and ninth harmonics). For example, the FIR filter zeros (e.g., filter coefficients) can be selected to cancel harmonic frequencies of the COS reference signal 710b. The cosine SWG/SM 704b also mixes (e.g., performs time-domain multiplication of) the sinusoidal signal with the input signal, and outputs mixed signal 2.


Filters 706 are low-pass filters designed to filter higher-order harmonics (e.g., a heterodyned second-order harmonic generated by the mixing process) from the mixed signals generated by the SWG/SMs 704a, 704b, leaving only the DC component. In addition, the filters 706 can remove the second order harmonics generated from the signal mixing process and any higher order harmonics that were present in either reference signal or the input signals. Generally, after filtering, mixed signal X can be represented by:








Mixed






Sig
.




X


=



AA
IN

2

*

cos


(
φ
)




,





and mixed signal 2 can be represented by:







Mixed






Sig
.




Y


=



AA
IN

2

*


sin


(
φ
)


.






In some examples, the gain of the SWG/SMs 704a, 704b, the gain of the filters 706, the amplitude of the reference signals 710a, 710b, or a combination of such, can be configured such that the ½ magnitude reduction due to mixing and the amplitude (A) of the sinusoidal signals cancel. Thus, after filtering, mixed signal X can be represented by:

Mixed Sig. X=AIN*cos(φ),

and mixed signal Y can be represented by:

Mixed Sig. Y=AIN*sin(φ).


The controller 708 receives the mixed signals X and Y, and can determine one or more characteristics of the input signal based on the mixed signals X and Y. The controller 708 can determine the phase of the input signal (φ), the amplitude of the input signal (AIN), or both. The controller 708 outputs the determined characteristic(s) of the input signal to, for example, IMN control circuitry. For example, the phase of the input signal (φ) can be calculated by:






φ
=



tan

-
1




(


Mixed






Sig
.




Y



Mixed






Sig
.




X



)


=



tan

-
1




(



A
IN

*

sin


(
φ
)





A
IN

*

cos


(
φ
)




)


.







In addition, the amplitude of the input signal (AIN) can be calculated by:

AIN=√{square root over ((Mixed Sig. X)2+(Mixed Sig. Y)2)}.


In some implementations, the SIN and COS reference signals 710a, 710b can be time-sampled signals. In some examples, the reference signals 710a, 710b are sampled at twelve times the fundamental frequency of the reference signals 710a, 710b. In some examples, the COS reference signal 710b can be generated from the SIN reference signal 710a by shifting the SIN reference signal 710a by a predetermined number of samples. For example, if the reference signals 710a, 710b are sampled at twelve times the fundamental frequency, a shift of three samples between the reference signals 710a, 710b would be equivalent to a 90° phase shift (e.g., within reasonable error tolerances).


In some implementations, the controller 708 can send data indicating the calculated phase of the input signal to control circuitry for an IMN (e.g., IMN control circuitry 208 of FIGS. 2A and 2B). In some implementations, controller 708 can serve as both the controller for the phase detection circuitry and as a controller for an IMN. In other words, controller 708 can use the calculated phase of the input signal to generate control signals to tune an IMN or elements thereof.


In some examples, the phase detection device 700 can be implemented as a multi-input phase detection device. More specifically, a multi-input (e.g., multi-channel) phase detection device 700 can measure characteristics of multiple input signals provided on multiple different input channels, or phase differences between various input signals provided on the multiple input channels.


For example, a multi-input phase detection device 700, the circuitry shown in FIG. 7 (with the exception of the controller 708) can be replicated for each input channel. Each input channel can be coupled to the controller 708 and can generate a set of mixed signals (e.g., Mixed Sig. Xn and Mixed Sig. Yn) corresponding to a respective one of the multiple input signals (e.g., Input Signal n). The controller 708 can determine a difference in phase between input signals. For example, the controller 708 can determine the phase of both input signal 11) and input signal 22) by performing the process described above in reference to FIG. 7 for each of the input signals. The controller 708 can then calculate the phase difference between the input signals (φdiff) by finding the difference between the phases of the respective input signals, as represented by the equation φdiff2−φ1, for example.


In such implementations, the controller 708 can send data indicating the calculated phase difference between two of the multiple input signals to control circuitry for an IMN (e.g., IMN control circuitry 208 of FIGS. 2A and 2B). In some implementations, controller 708 can serve as both the controller for the phase detection circuitry and as a controller for an IMN. In other words, controller 708 can use calculated phase differences of the input signals to generate control signals to tune an IMN or elements thereof.



FIGS. 8 and 9 depict examples of SWG/SMs 704 in accordance with implementations of the present disclosure. Referring first to FIG. 8, the SWG/SM 704 is a FIR filter that is configured to generate a sinusoidal signal from a non-sinusoidal reference signal REF (e.g., square wave reference signal 710a, 710b), and to mix the generated sinusoidal signal with an input signal. The SWG/SM 704 includes a plurality of filter taps 802. Each filter tap 802 includes a delay circuit 804 (e.g. a gated latch circuit, a flip-flop, an edge triggered D flip-flop), a switch or switches 806 (e.g., transistor(s)), and a resistor 808 (e.g., resistors R0 through R4). The filter taps 802 are connected to each other sequentially such that the reference signal REF is sequentially delayed by corresponding delay circuits 804 of each filter tap 802. The input signal to the SWG/SM 704 is passed to each filter tap 802. In some examples the input signal is passed using high (Input +) and low (Input −) input signal lines. In addition, each filter tap 802 receives a clock signal CLK from a clock signal line. The clock signal line is electrically connected to a clock input terminal of the delay circuit 804 in each filter tap 802.


In each filter tap 802, an output terminal of the delay circuit 804 is electrically connected to a control terminal of the switch 806. The input signal is passed through the switch 806 and the resistor 808. The output signal from the delay circuit 804 (i.e., the delayed reference signal REF) controls the switch 806. In implementations having high (Input +) and low (Input −) input signal lines, each filter tap 802 can include two switches 806; one connected to each input signal line (Input + and Input −). In such implementations, the switches 806 can be alternately opened and closed based on the delayed reference signal REF. For example, as indicated by the 0 next to the switch 806 connected to the Input − line and the 1 next to the switch 806 connected to the Input + line, the one switch can be closed when the delayed reference signal REF is low and the other switch can be closed when the delayed reference signal REF is high. Thus, the two switches 806 can alternately pass the high or low input signal based on the value of the delayed reference signal REF.


The values of the resistors 808 define the series (e.g., filter coefficients) of the FIR filter. The value of each resistor (R0 through R4) 806 is selected to cancel harmonic frequencies of the reference signal REF in order to generate the sinusoidal signal that is mixed with the input signal. For example, a square wave is composed of a series of odd harmonics of a sinusoidal signal at the fundamental frequency of the square wave. In order to generate a sinusoidal signal at the fundamental frequency of the square wave, the resistor values can be selected to cancel the odd harmonic signals greater than the fundamental frequency. The number of harmonic signals canceled by the FIR filter zeros depends on the number of filter taps 802 included in the SWG/SM 704. For example, as shown in FIG. 8, the SWG/SM 704 includes five filter taps 802, and the resistors 808 can be selected to cancel the third, fifth, seventh, and ninth harmonics of the reference signal. Thus, the first harmonic (e.g., a sinusoid at the fundamental frequency) and the eleventh and greater harmonics will be left. In some cases, power of the higher order harmonics (e.g., the eleventh and above) may be of sufficiently low power that additional filter taps are not justified for a given application. Thus, depending on the precision required by a given implementation, the SWG/SM 704 can be built with more or fewer filter taps 802.


In addition, an output terminal of each filter tap 802 is electrically connected to an inverting input terminal of an operational amplifier 810. A feedback resistor (Rf) is provided between the output terminal of the operational amplifier 810 and the inverting input terminal of the operational amplifier 810. The value of the feedback resistor (Rf) defines the gain of the FIR filter. The non-inverting input terminal of the operational amplifier 810 is electrically connected to ground. In some implementations, a feedback capacitor (Cf) is also provided between the output terminal of the operational amplifier 810 and the inverting input terminal of the operational amplifier 810. The value of the feedback capacitor (Cf) can provide additional filtering capabilities (e.g., as a low pass filter).



FIG. 9 shows another implementation of the SWG/SM 704. The resistor 808 (shown in FIG. 8) in each filter tap 802 has been replaced by two equivalent resistors 902 (shown in FIG. 9) on the opposite side of the switches 806. The two resistors 902 in a filter tap 802 each have the same resistance value, but the resistance values (R0 through R4) differ between resistors in different filter taps 802. As with the SWG/SM 704 of FIG. 8, the resistances (R0 through R4) are selected so as produce filter zeros that cancel harmonic frequencies of the reference signal REF.


In some implementations, SWG/SM 704 can be operated as a sinusoidal signal generator. For example, a direct current (DC) signal can be provided as the input signal to the SWG/SM 704. When a DC signal is provided as an input signal to the SWG/SM 704, the mixing function is effectively bypassed and the SWG/SM 704 operates as a signal generator by filtering the higher order harmonics of the reference signal REF and outputs a sinusoidal signal at the fundamental frequency of the reference signal REF. In such implementations, the sinusoidal output signal of the SWG/SM 704 can be used as a local oscillator (LO) for a circuit. Furthermore, the sinusoidal output signal of the SWG/SM 704 can be accurately phase shifted by shifting a time-sampled reference signal REF by a particular number of samples. Moreover, phase shift precision (e.g., phase shift increment size) can be increased or decreased by increasing or decreasing the sampling rate of the reference signal REF.


For illustrative purposes, the foregoing description focuses on the use of devices, components, and methods in desktop wireless power transfer applications, e.g., power transfer to electronic devices such as laptops, smartphones, and other mobile electronic devices that are commonly placed on desktops, tabletops, and other user work surfaces.


More generally, however, it should be understood that devices that can receive power using the devices, components, and methods disclosed herein can include a wide range of electrical devices, and are not limited to those devices described for illustrative purposes herein. In general, any portable electronic device, such as a cell phone, keyboard, mouse, radio, camera, mobile handset, headset, watch, headphones, dongles, multifunction cards, food and drink accessories, and the like, and any workspace electronic devices such as printers, clocks, lamps, headphones, external drives, projectors, digital photo frames, additional displays, and the like, can receive power wirelessly using the devices, components, and methods disclosed herein. Furthermore, any electrical device, such as electric or hybrid vehicles, motorized wheel chairs, scooters, power tools, and the like, can receive power wirelessly using the devices, components, and methods disclosed herein. In addition the devices, components, and methods disclosed herein may be used for applications outside of wireless power transfer, for example, power factor correction devices, handheld signal analyzers, and the like.


In this disclosure, certain circuit or system components such as capacitors, inductors, resistors, diodes, and switches, are referred to as circuit “components” or “elements.” The disclosure also refers to series and parallel combinations of these components or elements as elements, networks, topologies, circuits, and the like. Further, combinations of capacitors, diodes, transistors, and/or switches are described. More generally, however, where a single component or a specific network of components is described herein, it should be understood that alternative embodiments may include networks for elements, alternative networks, and/or the like.


As used herein, the term “coupled” when referring to circuit or system components is used to describe an appropriate, wired or wireless, direct or indirect, connection between one or more components through which information or signals can be passed from one component to another.


As used herein, the term “direct connection” or “directly connected,” refers to a direct connection between two elements where the elements are connected with no intervening active elements between them. The term “electrically connected” or “electrical connection,” refers to an electrical connection between two elements where the elements are connected such that the elements have a common potential. In addition, a connection between a first component and a terminal of a second component means that there is a path between the first component and the terminal that does not pass through the second component.


The embodiments described herein merely serve to illustrate, but not limit, the features of the disclosure. Other embodiments are also within the scope of the disclosure.

Claims
  • 1. An electronic device comprising: a first finite impulse response (FIR) filter that receives an input signal and a first reference signal, wherein the first FIR filter filters the first reference signal to generate a first sinusoidal signal and mixes the first sinusoidal signal and the input signal to generate a first mixed signal;a second FIR filter that receives the input signal and a second reference signal, wherein the second FIR filter filters the second reference signal to generate a second sinusoidal signal and mixes the second sinusoidal signal and the input signal to generate a second mixed signal; anda controller coupled with the first FIR filter and the second FIR filter, the controller configured to determine a characteristic of the input signal based on the first mixed signal and the second mixed signal.
  • 2. The electronic device of claim 1, wherein the characteristic of the input signal is a phase or an amplitude of the input signal.
  • 3. The electronic device of claim 1, wherein the characteristic of the input signal includes both a phase and an amplitude of the input signal.
  • 4. The electronic device of claim 1, wherein the first and second reference signals are square waves.
  • 5. The electronic device of claim 4, wherein the square waves are time-sampled square waves.
  • 6. The electronic device of claim 5, wherein a sampling rate of the square waves is twelve times a fundamental frequency of the square wave.
  • 7. The electronic device of claim 5, wherein the first reference signal is phase shifted with respect to the second reference signal by a predetermined number of samples.
  • 8. The electronic device of claim 4, wherein each of the first and the second FIR filter comprises a plurality of filter zeros, and the filter zeros are selected to cancel harmonic frequencies of the first or second reference signal.
  • 9. The electronic device of claim 8, wherein zeros of each of the first and the second FIR filter are selected to cancel third, fifth, seventh, and ninth harmonics of the first or second reference signal.
  • 10. The electronic device of claim 1, wherein each of the first and the second FIR filter comprises a plurality of filter taps, each filter tap comprising: a delay circuit;a switch; anda resistor electrically connected to a terminal of the switch,wherein one of the first or the second reference signal is applied to an input of the delay circuit,wherein the switch is controlled by an output of the delay circuit, andwherein the input signal passes through the switch.
  • 11. The electronic device of claim 10, wherein values for the resistors of the plurality of filter taps for each of the first and second FIR filters represent filter zeros that are selected to cancel harmonic frequencies of the first or second reference signal.
  • 12. The electronic device of claim 10, wherein each of the first and the second FIR filters comprises five filter taps.
  • 13. The electronic device of claim 1, wherein determining the phase of the input signal comprises determining an arctangent of a quotient of the second mixed signal divided by the first mixed signal.
  • 14. The electronic device of claim 1, further comprising: a first filter coupled with the first FIR filter and the controller, wherein the first filter filters the first mixed signal such that the first mixed signal is a direct current (DC) signal; anda second filter coupled with the second FIR filter and the controller, wherein the second filter filters the second mixed signal such that the second mixed signal is a DC signal.
  • 15. The electronic device of claim 1, wherein the controller is one of: a microcontroller, a computer processor, a field programmable logic array (FPGA), or an application specific integrated circuit (ASIC).
  • 16. The electronic device of claim 1, wherein the controller is further configured to provide data indicating the phase of the input signal to an impedance matching network.
  • 17. The electronic device of claim 1, further comprising: an impedance matching network coupled with the controller, wherein the impedance matching network is configured to receive data indicating the phase of the input signal from the controller and adjust an impedance value of a resonator in accordance with the received data.
  • 18. The electronic device of claim 1, further comprising: a third FIR filter that receives a second input signal and the first reference signal, wherein the third FIR filter filters the first reference signal to generate a first sinusoidal signal and mixes the first sinusoidal signal and the second input signal to generate a third mixed signal;a fourth FIR filter that receives the second input signal and the second reference signal, wherein the fourth FIR filter filters the second reference signal to generate a second sinusoidal signal and mixes the second sinusoidal signal and the second input signal to generate a fourth mixed signal;wherein the controller is coupled with the third FIR filter and the fourth FIR filter and configured to: determine a phase of the second input signal based on the third mixed signal and the fourth mixed signal, anddetermine a phase difference between the input signal and the second input signal.
  • 19. A finite impulse response (FIR) filter comprising: a plurality of filter taps, each filter tap comprising: a delay circuit comprising an input terminal to receive a square wave and an output terminal to output a delayed version of the square wave;a switch comprising an input terminal, an output terminal, and a control terminal, the control terminal being electrically connected to the output terminal of the delay circuit to receive the delayed version of the square wave at the control terminal, and the input terminal of the switch being electrically connected to a common input signal line for the plurality of filter taps; anda resistor electrically connected to one of the input terminal or the output terminal of the switch;an operational amplifier, wherein an output terminal of each of the plurality of filter taps is electrically connected to an input terminal of the operational amplifier; anda feedback path electrically connecting an output terminal of the operational amplifier to the input terminal of the operational amplifier.
  • 20. The FIR filter of claim 19, wherein values for the resistors of the plurality of filter taps represent filter zeros that are selected to cancel harmonic frequencies of the square wave.
  • 21. The FIR filter of claim 20, wherein the filter zeros are selected to cancel the third, fifth, seventh, ninth harmonics of the square wave.
  • 22. The FIR filter of claim 19, wherein an output signal of the operation amplifier is a mixed signal comprising an input signal mixed with a sinusoidal signal at a fundamental frequency of the square wave.
  • 23. The FIR filter of claim 22, wherein the common input signal is a direct current (DC) signal and the output signal of the operational amplifier is the sinusoidal signal at a fundamental frequency of the square wave.
  • 24. The FIR filter of claim 19, wherein each delay circuit of the plurality of filter taps comprises a flip-flop.
CROSS-REFERENCE TO RELATED APPLICATION

This application claims priority to U.S. Provisional Patent Application No. 62/241,194, filed on Oct. 14, 2015, the entire contents of which are incorporated herein by reference.

US Referenced Citations (699)
Number Name Date Kind
645576 Tesla Mar 1900 A
649621 Tesla May 1900 A
787412 Tesla Apr 1905 A
1119732 Tesla Dec 1914 A
2133494 Waters Oct 1938 A
3517350 Beaver Jun 1970 A
3535543 Dailey Oct 1970 A
3780425 Penn et al. Dec 1973 A
3871176 Schukei Mar 1975 A
3961172 Hutcheon Jun 1976 A
4088999 Fletcher et al. May 1978 A
4095998 Hanson Jun 1978 A
4180795 Matsuda et al. Dec 1979 A
4274736 Balmer Jun 1981 A
4280129 Wells Jul 1981 A
4450431 Hochstein May 1984 A
4588978 Allen May 1986 A
5027709 Slagle Jul 1991 A
5033295 Schmid et al. Jul 1991 A
5034658 Hiering et al. Jul 1991 A
5053774 Schuermann et al. Oct 1991 A
5070293 Ishii et al. Dec 1991 A
5118997 El-Hamamsy Jun 1992 A
5216402 Carosa Jun 1993 A
5229652 Hough Jul 1993 A
5287112 Schuermann Feb 1994 A
5341083 Klontz et al. Aug 1994 A
5367242 Hulman Nov 1994 A
5374930 Schuermann Dec 1994 A
5408209 Tanzer et al. Apr 1995 A
5437057 Richley et al. Jul 1995 A
5455467 Young et al. Oct 1995 A
5493691 Barrett Feb 1996 A
5522856 Reineman Jun 1996 A
5528113 Boys et al. Jun 1996 A
5541604 Meier Jul 1996 A
5550452 Shirai et al. Aug 1996 A
5565763 Arrendale et al. Oct 1996 A
5630835 Brownlee May 1997 A
5697956 Bornzin Dec 1997 A
5703461 Minoshima et al. Dec 1997 A
5703573 Fujimoto et al. Dec 1997 A
5710413 King et al. Jan 1998 A
5742471 Barbee, Jr. et al. Apr 1998 A
5821728 Sshwind Oct 1998 A
5821731 Kuki et al. Oct 1998 A
5864323 Berthon Jan 1999 A
5898579 Boys et al. Apr 1999 A
5903134 Takeuchi May 1999 A
5923544 Urano Jul 1999 A
5940509 Jovanovich et al. Aug 1999 A
5957956 Kroll et al. Sep 1999 A
5959245 Moe et al. Sep 1999 A
5986895 Stewart et al. Nov 1999 A
5993996 Firsich Nov 1999 A
5999308 Nelson et al. Dec 1999 A
6012659 Nakazawa et al. Jan 2000 A
6047214 Mueller et al. Apr 2000 A
6066163 John May 2000 A
6067473 Greeninger et al. May 2000 A
6108579 Snell et al. Aug 2000 A
6127799 Krishnan Oct 2000 A
6176433 Uesaka et al. Jan 2001 B1
6184651 Fernandez et al. Feb 2001 B1
6207887 Bass et al. Mar 2001 B1
6232841 Bartlett et al. May 2001 B1
6238387 Miller, III May 2001 B1
6252762 Amatucci Jun 2001 B1
6436299 Baarman et al. Aug 2002 B1
6450946 Forsell Sep 2002 B1
6452465 Brown et al. Sep 2002 B1
6459218 Boys et al. Oct 2002 B2
6473028 Luc Oct 2002 B1
6483202 Boys Nov 2002 B1
6515878 Meins et al. Feb 2003 B1
6535133 Gohara Mar 2003 B2
6561975 Pool et al. May 2003 B1
6563425 Nicholson et al. May 2003 B2
6597076 Scheible et al. Jul 2003 B2
6609023 Fischell et al. Aug 2003 B1
6631072 Paul et al. Oct 2003 B1
6650227 Bradin Nov 2003 B1
6664770 Bartels Dec 2003 B1
6673250 Kuennen et al. Jan 2004 B2
6683256 Kao Jan 2004 B2
6696647 Ono et al. Feb 2004 B2
6703921 Wuidart et al. Mar 2004 B1
6731071 Baarman May 2004 B2
6749119 Scheible et al. Jun 2004 B2
6772011 Dolgin Aug 2004 B2
6798716 Charych Sep 2004 B1
6803744 Sabo Oct 2004 B1
6806649 Mollema et al. Oct 2004 B2
6812645 Baarman Nov 2004 B2
6825620 Kuennen et al. Nov 2004 B2
6831417 Baarman Dec 2004 B2
6839035 Addonisio et al. Jan 2005 B1
6844702 Giannopoulos et al. Jan 2005 B2
6856291 Mickle et al. Feb 2005 B2
6858970 Malkin et al. Feb 2005 B2
6906495 Cheng et al. Jun 2005 B2
6917163 Baarman Jul 2005 B2
6917431 Soljacic et al. Jul 2005 B2
6937130 Scheible et al. Aug 2005 B2
6960968 Odendaal et al. Nov 2005 B2
6961619 Casey Nov 2005 B2
6967462 Landis Nov 2005 B1
6975198 Baarman Dec 2005 B2
6988026 Breed et al. Jan 2006 B2
7027311 Vanderelli et al. Apr 2006 B2
7035076 Stevenson Apr 2006 B1
7042196 Ka-Lai et al. May 2006 B2
7069064 Govorgian et al. Jun 2006 B2
7084605 Mickle et al. Aug 2006 B2
7116200 Baarman et al. Oct 2006 B2
7118240 Baarman et al. Oct 2006 B2
7126450 Baarman et al. Oct 2006 B2
7127293 MacDonald Oct 2006 B2
7132918 Baarman et al. Nov 2006 B2
7147604 Allen et al. Dec 2006 B1
7180248 Kuennen et al. Feb 2007 B2
7191007 Desai et al. Mar 2007 B2
7193418 Freytag Mar 2007 B2
D541322 Garrett et al. Apr 2007 S
7212414 Baarman May 2007 B2
7233137 Nakamura et al. Jun 2007 B2
D545855 Garrett et al. Jul 2007 S
7239110 Cheng et al. Jul 2007 B2
7248017 Cheng et al. Jul 2007 B2
7251527 Lyden Jul 2007 B2
7266361 Burdett Sep 2007 B2
7288918 DiStefano Oct 2007 B2
7340304 MacDonald Mar 2008 B2
7346136 Aiello Mar 2008 B1
7375492 Calhoon et al. May 2008 B2
7375493 Calhoon et al. May 2008 B2
7378817 Calhoon et al. May 2008 B2
7382636 Baarman et al. Jun 2008 B2
7385357 Kuennen et al. Jun 2008 B2
7443135 Cho Oct 2008 B2
7462951 Baarman Dec 2008 B1
7466213 Lobl et al. Dec 2008 B2
7471062 Bruning Dec 2008 B2
7474058 Baarman Jan 2009 B2
7492247 Schmidt et al. Feb 2009 B2
7514818 Abe et al. Apr 2009 B2
7518267 Baarman Apr 2009 B2
7521890 Lee et al. Apr 2009 B2
7525283 Cheng et al. Apr 2009 B2
7545337 Guenther Jun 2009 B2
7554316 Stevens et al. Jun 2009 B2
7599743 Hassler, Jr. et al. Oct 2009 B2
7615936 Baarman et al. Nov 2009 B2
7639514 Baarman Dec 2009 B2
7741734 Joannopoulos et al. Jun 2010 B2
7795708 Katti Sep 2010 B2
7825543 Karalis et al. Nov 2010 B2
7825544 Jansen et al. Nov 2010 B2
7835417 Heideman et al. Nov 2010 B2
7843288 Lee et al. Nov 2010 B2
7844306 Shearer et al. Nov 2010 B2
7863859 Soar Jan 2011 B2
7880337 Farkas Feb 2011 B2
7884697 Wei et al. Feb 2011 B2
7885050 Lee Feb 2011 B2
7919886 Tanaka Apr 2011 B2
7923870 Jin Apr 2011 B2
7932798 Tolle et al. Apr 2011 B2
7948209 Jung May 2011 B2
7952322 Partovi et al. May 2011 B2
7963941 Wilk Jun 2011 B2
7969045 Schmidt et al. Jun 2011 B2
7994880 Chen et al. Aug 2011 B2
7999506 Hollar et al. Aug 2011 B1
8001172 Mallinson Aug 2011 B2
8022576 Joannopoulos et al. Sep 2011 B2
8035255 Kurs et al. Oct 2011 B2
8076800 Joannopoulos et al. Dec 2011 B2
8076801 Karalis et al. Dec 2011 B2
8084889 Joannopoulos et al. Dec 2011 B2
8097983 Karalis et al. Jan 2012 B2
8106539 Schatz et al. Jan 2012 B2
8115448 John Feb 2012 B2
8131378 Greenberg et al. Mar 2012 B2
8178995 Amano et al. May 2012 B2
8193769 Azancot et al. Jun 2012 B2
8212414 Howard et al. Jul 2012 B2
8260200 Shimizu et al. Sep 2012 B2
8304935 Karalis et al. Nov 2012 B2
8324759 Karalis et al. Dec 2012 B2
8334620 Park et al. Dec 2012 B2
8362651 Hamam et al. Jan 2013 B2
8395282 Joannopoulos et al. Mar 2013 B2
8395283 Joannopoulos et al. Mar 2013 B2
8400017 Kurs et al. Mar 2013 B2
8400018 Joannopoulos et al. Mar 2013 B2
8400019 Joannopoulos et al. Mar 2013 B2
8400020 Joannopoulos et al. Mar 2013 B2
8400021 Joannopoulos et al. Mar 2013 B2
8400022 Joannopoulos et al. Mar 2013 B2
8400023 Joannopoulos et al. Mar 2013 B2
8400024 Joannopoulos et al. Mar 2013 B2
8410636 Kurs et al. Apr 2013 B2
8441154 Karalis et al. May 2013 B2
8457547 Meskens Jun 2013 B2
8461719 Kesler et al. Jun 2013 B2
8461720 Kurs et al. Jun 2013 B2
8461721 Karalis et al. Jun 2013 B2
8461722 Kurs et al. Jun 2013 B2
8461817 Martin et al. Jun 2013 B2
8466583 Karalis et al. Jun 2013 B2
8471410 Karalis et al. Jun 2013 B2
8476788 Karalis et al. Jul 2013 B2
8482157 Cook et al. Jul 2013 B2
8482158 Kurs et al. Jul 2013 B2
8487480 Kesler et al. Jul 2013 B1
8497601 Hall et al. Jul 2013 B2
8552592 Schatz et al. Oct 2013 B2
8569914 Karalis et al. Oct 2013 B2
8587153 Schatz et al. Nov 2013 B2
8587155 Giler et al. Nov 2013 B2
8598743 Hall et al. Dec 2013 B2
8618696 Karalis et al. Dec 2013 B2
8629578 Kurs et al. Jan 2014 B2
8643326 Campanella et al. Feb 2014 B2
9647640 Mallinson May 2017 B2
20020032471 Loftin et al. Mar 2002 A1
20020105343 Scheible et al. Aug 2002 A1
20020118004 Scheible et al. Aug 2002 A1
20020130642 Ettes et al. Sep 2002 A1
20020167294 Odaohhara Nov 2002 A1
20030038641 Scheible Feb 2003 A1
20030062794 Scheible et al. Apr 2003 A1
20030062980 Scheible et al. Apr 2003 A1
20030071034 Thompson et al. Apr 2003 A1
20030124050 Yadav et al. Jul 2003 A1
20030126948 Yadav et al. Jul 2003 A1
20030160590 Schaefer et al. Aug 2003 A1
20030199778 Mickle et al. Oct 2003 A1
20030214255 Baarman et al. Nov 2003 A1
20040000974 Odenaal et al. Jan 2004 A1
20040026998 Henriott et al. Feb 2004 A1
20040100338 Clark May 2004 A1
20040113847 Qi et al. Jun 2004 A1
20040130425 Dayan et al. Jul 2004 A1
20040130915 Baarman Jul 2004 A1
20040130916 Baarman Jul 2004 A1
20040142733 Parise Jul 2004 A1
20040150934 Baarman Aug 2004 A1
20040189246 Bulai et al. Sep 2004 A1
20040201361 Koh et al. Oct 2004 A1
20040222751 Mollema et al. Nov 2004 A1
20040227057 Tuominen et al. Nov 2004 A1
20040232845 Baarman Nov 2004 A1
20040233043 Yazawa et al. Nov 2004 A1
20040267501 Freed et al. Dec 2004 A1
20050007067 Baarman et al. Jan 2005 A1
20050021134 Opie Jan 2005 A1
20050027192 Govari et al. Feb 2005 A1
20050033382 Single Feb 2005 A1
20050085873 Gord et al. Apr 2005 A1
20050093475 Kuennen et al. May 2005 A1
20050104064 Hegarty et al. May 2005 A1
20050104453 Vanderelli et al. May 2005 A1
20050116650 Baarman Jun 2005 A1
20050116683 Cheng et al. Jun 2005 A1
20050122058 Baarman et al. Jun 2005 A1
20050122059 Baarman et al. Jun 2005 A1
20050125093 Kikuchi et al. Jun 2005 A1
20050127849 Baarman et al. Jun 2005 A1
20050127850 Baarman et al. Jun 2005 A1
20050127866 Hamilton et al. Jun 2005 A1
20050135122 Cheng et al. Jun 2005 A1
20050140482 Cheng et al. Jun 2005 A1
20050151511 Chary Jul 2005 A1
20050156560 Shimaoka et al. Jul 2005 A1
20050189945 Reiderman Sep 2005 A1
20050194926 DiStefano Sep 2005 A1
20050253152 Klimov et al. Nov 2005 A1
20050288739 Hassler, Jr. et al. Dec 2005 A1
20050288740 Hassler, Jr. et al. Dec 2005 A1
20050288741 Hassler, Jr. et al. Dec 2005 A1
20050288742 Giordano et al. Dec 2005 A1
20060001509 Gibbs Jan 2006 A1
20060010902 Trinh et al. Jan 2006 A1
20060022636 Xian et al. Feb 2006 A1
20060053296 Busboom et al. Mar 2006 A1
20060061323 Cheng et al. Mar 2006 A1
20060066443 Hall Mar 2006 A1
20060090956 Peshkovskiy et al. May 2006 A1
20060132045 Baarman Jun 2006 A1
20060164866 Vanderelli et al. Jul 2006 A1
20060181242 Freed et al. Aug 2006 A1
20060184209 John et al. Aug 2006 A1
20060184210 Singhal et al. Aug 2006 A1
20060185809 Elfrink et al. Aug 2006 A1
20060199620 Greene et al. Sep 2006 A1
20060202665 Hsu Sep 2006 A1
20060205381 Beart et al. Sep 2006 A1
20060214626 Nilson et al. Sep 2006 A1
20060219448 Grieve et al. Oct 2006 A1
20060238365 Vecchione et al. Oct 2006 A1
20060270440 Shearer et al. Nov 2006 A1
20060281435 Shearer et al. Dec 2006 A1
20070010295 Greene et al. Jan 2007 A1
20070013483 Stewart Jan 2007 A1
20070016089 Fischell et al. Jan 2007 A1
20070021140 Keyes, IV et al. Jan 2007 A1
20070024246 Flaugher Feb 2007 A1
20070064406 Beart Mar 2007 A1
20070069687 Suzuki Mar 2007 A1
20070096875 Waterhouse et al. May 2007 A1
20070105429 Kohl et al. May 2007 A1
20070117596 Greene et al. May 2007 A1
20070126650 Guenther Jun 2007 A1
20070145830 Lee et al. Jun 2007 A1
20070164839 Naito Jul 2007 A1
20070171681 Baarman Jul 2007 A1
20070176840 Pristas et al. Aug 2007 A1
20070178945 Cook et al. Aug 2007 A1
20070182367 Partovi Aug 2007 A1
20070208263 John et al. Sep 2007 A1
20070222542 Joannopoulos et al. Sep 2007 A1
20070257636 Phillips et al. Nov 2007 A1
20070267918 Gyland Nov 2007 A1
20070276538 Kjellsson et al. Nov 2007 A1
20080012569 Hall et al. Jan 2008 A1
20080014897 Cook et al. Jan 2008 A1
20080030415 Homan et al. Feb 2008 A1
20080036588 Iverson et al. Feb 2008 A1
20080047727 Sexton et al. Feb 2008 A1
20080051854 Bulkes et al. Feb 2008 A1
20080067874 Tseng Mar 2008 A1
20080132909 Jascob et al. Jun 2008 A1
20080154331 John et al. Jun 2008 A1
20080176521 Singh et al. Jul 2008 A1
20080191638 Kuennen et al. Aug 2008 A1
20080197710 Kreitz et al. Aug 2008 A1
20080197802 Onishi et al. Aug 2008 A1
20080211320 Cook et al. Sep 2008 A1
20080238364 Weber et al. Oct 2008 A1
20080255901 Carroll et al. Oct 2008 A1
20080265684 Farkas Oct 2008 A1
20080266748 Lee Oct 2008 A1
20080272860 Pance Nov 2008 A1
20080273242 Woodgate et al. Nov 2008 A1
20080278264 Karalis et al. Nov 2008 A1
20080291277 Jacobsen et al. Nov 2008 A1
20080300657 Stultz Dec 2008 A1
20080300660 John Dec 2008 A1
20090010028 Baarmen et al. Jan 2009 A1
20090015075 Cook et al. Jan 2009 A1
20090033280 Choi et al. Feb 2009 A1
20090033564 Cook et al. Feb 2009 A1
20090038623 Farbarik et al. Feb 2009 A1
20090045772 Cook et al. Feb 2009 A1
20090051224 Cook et al. Feb 2009 A1
20090058189 Cook et al. Mar 2009 A1
20090058361 John Mar 2009 A1
20090067198 Graham et al. Mar 2009 A1
20090072627 Cook et al. Mar 2009 A1
20090072628 Cook et al. Mar 2009 A1
20090072629 Cook et al. Mar 2009 A1
20090072782 Randall Mar 2009 A1
20090079268 Cook et al. Mar 2009 A1
20090079387 Jin et al. Mar 2009 A1
20090085408 Bruhn Apr 2009 A1
20090085706 Baarman et al. Apr 2009 A1
20090096413 Patovi et al. Apr 2009 A1
20090102292 Cook et al. Apr 2009 A1
20090108679 Porwal Apr 2009 A1
20090108997 Patterson et al. Apr 2009 A1
20090115628 Dicks et al. May 2009 A1
20090127937 Widmer et al. May 2009 A1
20090134712 Cook et al. May 2009 A1
20090146892 Shimizu et al. Jun 2009 A1
20090153273 Chen Jun 2009 A1
20090160261 Elo Jun 2009 A1
20090161078 Wu et al. Jun 2009 A1
20090167449 Cook et al. Jul 2009 A1
20090174263 Baarman et al. Jul 2009 A1
20090179502 Cook et al. Jul 2009 A1
20090188396 Hofmann et al. Jul 2009 A1
20090189458 Kawasaki Jul 2009 A1
20090195332 Joannopoulos et al. Aug 2009 A1
20090195333 Joannopoulos et al. Aug 2009 A1
20090212636 Cook et al. Aug 2009 A1
20090213028 Cook et al. Aug 2009 A1
20090218884 Soar Sep 2009 A1
20090224608 Cook et al. Sep 2009 A1
20090224609 Cook et al. Sep 2009 A1
20090224723 Tanabe Sep 2009 A1
20090224856 Karalis et al. Sep 2009 A1
20090230777 Baarman et al. Sep 2009 A1
20090237194 Waffenschmidt et al. Sep 2009 A1
20090243394 Levine Oct 2009 A1
20090243397 Cook et al. Oct 2009 A1
20090251008 Sugaya Oct 2009 A1
20090261778 Kook Oct 2009 A1
20090267558 Jung Oct 2009 A1
20090267709 Joannopoulos et al. Oct 2009 A1
20090267710 Joannopoulos et al. Oct 2009 A1
20090271047 Wakamatsu Oct 2009 A1
20090271048 Wakamatsu Oct 2009 A1
20090273242 Cook Nov 2009 A1
20090273318 Rondoni et al. Nov 2009 A1
20090281678 Wakamatsu Nov 2009 A1
20090284082 Mohammadian Nov 2009 A1
20090284083 Karalis et al. Nov 2009 A1
20090284218 Mohammadian et al. Nov 2009 A1
20090284220 Toncich et al. Nov 2009 A1
20090284227 Mohammadian et al. Nov 2009 A1
20090284245 Kirby et al. Nov 2009 A1
20090284369 Toncich et al. Nov 2009 A1
20090286470 Mohammadian et al. Nov 2009 A1
20090286475 Toncich et al. Nov 2009 A1
20090286476 Toncich et al. Nov 2009 A1
20090289595 Chen et al. Nov 2009 A1
20090299918 Cook et al. Dec 2009 A1
20090308933 Osada Dec 2009 A1
20090322158 Stevens et al. Dec 2009 A1
20090322280 Kamijo et al. Dec 2009 A1
20100015918 Liu et al. Jan 2010 A1
20100017249 Fincham et al. Jan 2010 A1
20100033021 Bennett Feb 2010 A1
20100034238 Bennett Feb 2010 A1
20100036773 Bennett Feb 2010 A1
20100038970 Cook et al. Feb 2010 A1
20100045114 Sample et al. Feb 2010 A1
20100052431 Mita Mar 2010 A1
20100052811 Smith et al. Mar 2010 A1
20100060077 Paulus et al. Mar 2010 A1
20100065352 Ichikawa Mar 2010 A1
20100066349 Lin et al. Mar 2010 A1
20100076524 Forsberg et al. Mar 2010 A1
20100081379 Cooper et al. Apr 2010 A1
20100094381 Kim et al. Apr 2010 A1
20100096934 Joannopoulos et al. Apr 2010 A1
20100102639 Joannopoulos et al. Apr 2010 A1
20100102640 Joannopoulos et al. Apr 2010 A1
20100102641 Joannopoulos et al. Apr 2010 A1
20100104031 Lacour Apr 2010 A1
20100109443 Cook et al. May 2010 A1
20100109445 Kurs et al. May 2010 A1
20100109604 Boys et al. May 2010 A1
20100115474 Takada et al. May 2010 A1
20100117454 Cook et al. May 2010 A1
20100117455 Joannopoulos et al. May 2010 A1
20100117456 Karalis et al. May 2010 A1
20100117596 Cook et al. May 2010 A1
20100123353 Joannopoulos et al. May 2010 A1
20100123354 Joannopoulos et al. May 2010 A1
20100123355 Joannopoulos et al. May 2010 A1
20100123452 Amano et al. May 2010 A1
20100123530 Park et al. May 2010 A1
20100127573 Joannopoulos et al. May 2010 A1
20100127574 Joannopoulos et al. May 2010 A1
20100127575 Joannopoulos et al. May 2010 A1
20100127660 Cook et al. May 2010 A1
20100133918 Joannopoulos et al. Jun 2010 A1
20100133919 Joannopoulos et al. Jun 2010 A1
20100133920 Joannopoulos et al. Jun 2010 A1
20100141042 Kesler et al. Jun 2010 A1
20100148589 Hamam et al. Jun 2010 A1
20100148723 Cook et al. Jun 2010 A1
20100151808 Toncich et al. Jun 2010 A1
20100156346 Takada et al. Jun 2010 A1
20100156355 Bauerle et al. Jun 2010 A1
20100156570 Hong et al. Jun 2010 A1
20100164295 Ichikawa et al. Jul 2010 A1
20100164296 Kurs Jul 2010 A1
20100164297 Kurs et al. Jul 2010 A1
20100164298 Karalis et al. Jul 2010 A1
20100171368 Schatz et al. Jul 2010 A1
20100171370 Karalis et al. Jul 2010 A1
20100179384 Hoeg et al. Jul 2010 A1
20100181843 Schatz et al. Jul 2010 A1
20100181844 Karalis et al. Jul 2010 A1
20100181845 Fiorello et al. Jul 2010 A1
20100181961 Novak et al. Jul 2010 A1
20100181964 Huggins et al. Jul 2010 A1
20100184371 Cook et al. Jul 2010 A1
20100187911 Joannopoulos et al. Jul 2010 A1
20100187913 Sample Jul 2010 A1
20100188183 Shpiro Jul 2010 A1
20100190435 Cook et al. Jul 2010 A1
20100190436 Cook et al. Jul 2010 A1
20100194206 Burdo et al. Aug 2010 A1
20100194207 Graham Aug 2010 A1
20100194334 Kirby et al. Aug 2010 A1
20100194335 Kirby et al. Aug 2010 A1
20100201189 Kirby et al. Aug 2010 A1
20100201201 Mobarhan et al. Aug 2010 A1
20100201202 Kirby et al. Aug 2010 A1
20100201203 Schatz et al. Aug 2010 A1
20100201204 Sakoda et al. Aug 2010 A1
20100201205 Karalis et al. Aug 2010 A1
20100201310 Vorenkamp et al. Aug 2010 A1
20100201312 Kirby et al. Aug 2010 A1
20100201313 Vorenkamp et al. Aug 2010 A1
20100201316 Takada et al. Aug 2010 A1
20100201513 Vorenkamp et al. Aug 2010 A1
20100207458 Joannopoulos et al. Aug 2010 A1
20100207820 Kawano et al. Aug 2010 A1
20100210233 Cook et al. Aug 2010 A1
20100213770 Kikuchi Aug 2010 A1
20100213895 Keating et al. Aug 2010 A1
20100217553 Von Novak et al. Aug 2010 A1
20100219694 Kurs et al. Sep 2010 A1
20100219695 Komiyama et al. Sep 2010 A1
20100219696 Kojima Sep 2010 A1
20100222010 Ozaki et al. Sep 2010 A1
20100225175 Karalis et al. Sep 2010 A1
20100225270 Jacobs et al. Sep 2010 A1
20100225271 Oyobe et al. Sep 2010 A1
20100225272 Kirby et al. Sep 2010 A1
20100231053 Karalis et al. Sep 2010 A1
20100231163 Mashinsky Sep 2010 A1
20100231340 Fiorello et al. Sep 2010 A1
20100234922 Forsell Sep 2010 A1
20100235006 Brown Sep 2010 A1
20100237706 Karalis et al. Sep 2010 A1
20100237707 Karalis et al. Sep 2010 A1
20100237708 Karalis et al. Sep 2010 A1
20100237709 Hall et al. Sep 2010 A1
20100244576 Hillan et al. Sep 2010 A1
20100244577 Shimokawa Sep 2010 A1
20100244578 Yoshikawa Sep 2010 A1
20100244579 Sogabe et al. Sep 2010 A1
20100244580 Uchida et al. Sep 2010 A1
20100244581 Uchida Sep 2010 A1
20100244582 Yoshikawa Sep 2010 A1
20100244583 Shimokawa Sep 2010 A1
20100244767 Turner et al. Sep 2010 A1
20100244839 Yoshikawa Sep 2010 A1
20100248622 Kirby et al. Sep 2010 A1
20100253152 Karalis et al. Oct 2010 A1
20100253281 Li Oct 2010 A1
20100256481 Mareci et al. Oct 2010 A1
20100256831 Abramo et al. Oct 2010 A1
20100259108 Giler et al. Oct 2010 A1
20100259109 Sato Oct 2010 A1
20100259110 Kurs et al. Oct 2010 A1
20100264745 Karalis et al. Oct 2010 A1
20100264746 Kazama et al. Oct 2010 A1
20100264747 Hall et al. Oct 2010 A1
20100276995 Marzetta et al. Nov 2010 A1
20100277003 Von Novak et al. Nov 2010 A1
20100277004 Suzuki et al. Nov 2010 A1
20100277005 Karalis et al. Nov 2010 A1
20100277120 Cook et al. Nov 2010 A1
20100277121 Hall et al. Nov 2010 A1
20100289341 Ozaki et al. Nov 2010 A1
20100289449 Elo Nov 2010 A1
20100295505 Jung et al. Nov 2010 A1
20100295506 Ichikawa Nov 2010 A1
20100308939 Kurs Dec 2010 A1
20100314946 Budde et al. Dec 2010 A1
20100327660 Karalis et al. Dec 2010 A1
20100327661 Karalis et al. Dec 2010 A1
20100328044 Waffenschmidt et al. Dec 2010 A1
20110004269 Strother et al. Jan 2011 A1
20110012431 Karalis et al. Jan 2011 A1
20110018361 Karalis et al. Jan 2011 A1
20110025131 Karalis et al. Feb 2011 A1
20110031928 Soar Feb 2011 A1
20110043046 Joannopoulos et al. Feb 2011 A1
20110043047 Karalis et al. Feb 2011 A1
20110043048 Karalis et al. Feb 2011 A1
20110043049 Karalis et al. Feb 2011 A1
20110049995 Hashiguchi Mar 2011 A1
20110049996 Karalis et al. Mar 2011 A1
20110049998 Karalis et al. Mar 2011 A1
20110074218 Karalis et al. Mar 2011 A1
20110074346 Hall et al. Mar 2011 A1
20110074347 Karalis et al. Mar 2011 A1
20110089895 Karalis et al. Apr 2011 A1
20110095618 Schatz et al. Apr 2011 A1
20110115303 Baarman et al. May 2011 A1
20110115431 Dunworth et al. May 2011 A1
20110121920 Kurs et al. May 2011 A1
20110128015 Dorairaj et al. Jun 2011 A1
20110140544 Karalis et al. Jun 2011 A1
20110148219 Karalis et al. Jun 2011 A1
20110162895 Karalis et al. Jul 2011 A1
20110169339 Karalis et al. Jul 2011 A1
20110171920 Kim et al. Jul 2011 A1
20110181122 Karalis et al. Jul 2011 A1
20110193416 Campanella et al. Aug 2011 A1
20110193419 Karalis et al. Aug 2011 A1
20110198939 Karalis et al. Aug 2011 A1
20110215086 Yeh Sep 2011 A1
20110221278 Karalis et al. Sep 2011 A1
20110227528 Karalis et al. Sep 2011 A1
20110227530 Karalis et al. Sep 2011 A1
20110241618 Karalis et al. Oct 2011 A1
20110248573 Kanno et al. Oct 2011 A1
20110254377 Wildmer et al. Oct 2011 A1
20110254503 Widmer et al. Oct 2011 A1
20110266878 Cook et al. Nov 2011 A9
20110278943 Eckhoff et al. Nov 2011 A1
20120001492 Cook et al. Jan 2012 A9
20120001593 DiGuardo Jan 2012 A1
20120007435 Sada et al. Jan 2012 A1
20120007441 John et al. Jan 2012 A1
20120025602 Boys et al. Feb 2012 A1
20120032522 Schatz et al. Feb 2012 A1
20120038525 Monsalve Carcelen et al. Feb 2012 A1
20120062345 Kurs et al. Mar 2012 A1
20120068549 Karalis et al. Mar 2012 A1
20120086284 Campanella et al. Apr 2012 A1
20120086867 Kesler et al. Apr 2012 A1
20120091794 Campanella et al. Apr 2012 A1
20120091795 Fiorello et al. Apr 2012 A1
20120091796 Kesler et al. Apr 2012 A1
20120091797 Kesler et al. Apr 2012 A1
20120091819 Kulikowski et al. Apr 2012 A1
20120091820 Campanella et al. Apr 2012 A1
20120091949 Campanella et al. Apr 2012 A1
20120091950 Campanella et al. Apr 2012 A1
20120098350 Campanella et al. Apr 2012 A1
20120112531 Kesler et al. May 2012 A1
20120112532 Kesler et al. May 2012 A1
20120112534 Kesler et al. May 2012 A1
20120112535 Karalis et al. May 2012 A1
20120112536 Karalis et al. May 2012 A1
20120112538 Kesler et al. May 2012 A1
20120112691 Kurs et al. May 2012 A1
20120119569 Karalis et al. May 2012 A1
20120119575 Kurs et al. May 2012 A1
20120119576 Kesler et al. May 2012 A1
20120119698 Karalis et al. May 2012 A1
20120139355 Ganem et al. Jun 2012 A1
20120146575 Armstrong et al. Jun 2012 A1
20120153732 Kurs et al. Jun 2012 A1
20120153733 Schatz et al. Jun 2012 A1
20120153734 Kurs et al. Jun 2012 A1
20120153735 Karalis et al. Jun 2012 A1
20120153736 Karalis et al. Jun 2012 A1
20120153737 Karalis et al. Jun 2012 A1
20120153738 Karalis et al. Jun 2012 A1
20120153893 Schatz et al. Jun 2012 A1
20120184338 Kesler et al. Jul 2012 A1
20120206096 John Aug 2012 A1
20120223573 Schatz et al. Sep 2012 A1
20120228952 Hall et al. Sep 2012 A1
20120228953 Kesler et al. Sep 2012 A1
20120228954 Kesler et al. Sep 2012 A1
20120235500 Ganem et al. Sep 2012 A1
20120235501 Kesler et al. Sep 2012 A1
20120235502 Kesler et al. Sep 2012 A1
20120235503 Kesler et al. Sep 2012 A1
20120235504 Kesler et al. Sep 2012 A1
20120235505 Schatz et al. Sep 2012 A1
20120235566 Karalis et al. Sep 2012 A1
20120235567 Karalis et al. Sep 2012 A1
20120235633 Kesler et al. Sep 2012 A1
20120235634 Hall et al. Sep 2012 A1
20120239117 Kesler et al. Sep 2012 A1
20120242159 Lou et al. Sep 2012 A1
20120242225 Karalis et al. Sep 2012 A1
20120248884 Karalis et al. Oct 2012 A1
20120248886 Kesler et al. Oct 2012 A1
20120248887 Kesler et al. Oct 2012 A1
20120248888 Kesler et al. Oct 2012 A1
20120248981 Karalis et al. Oct 2012 A1
20120256494 Kesler et al. Oct 2012 A1
20120267960 Low et al. Oct 2012 A1
20120280765 Kurs et al. Nov 2012 A1
20120313449 Kurs et al. Dec 2012 A1
20120313742 Kurs et al. Dec 2012 A1
20130007949 Kurs et al. Jan 2013 A1
20130020878 Karalis et al. Jan 2013 A1
20130033118 Karalis et al. Feb 2013 A1
20130038402 Karalis et al. Feb 2013 A1
20130057364 Kesler et al. Mar 2013 A1
20130062966 Verghese et al. Mar 2013 A1
20130069441 Verghese et al. Mar 2013 A1
20130069753 Kurs et al. Mar 2013 A1
20130099587 Lou et al. Apr 2013 A1
20130154383 Kasturi et al. Jun 2013 A1
20130154389 Kurs et al. Jun 2013 A1
20130159956 Verghese et al. Jun 2013 A1
20130175874 Lou et al. Jul 2013 A1
20130175875 Kurs et al. Jul 2013 A1
20130195157 Xu Aug 2013 A1
20130200716 Kesler et al. Aug 2013 A1
20130200721 Kurs et al. Aug 2013 A1
20130221744 Hall et al. Aug 2013 A1
20130278073 Kurs et al. Oct 2013 A1
20130278074 Kurs et al. Oct 2013 A1
20130278075 Kurs et al. Oct 2013 A1
20130300353 Kurs et al. Nov 2013 A1
20130307349 Hall et al. Nov 2013 A1
20130320773 Schatz et al. Dec 2013 A1
20130334892 Hall et al. Dec 2013 A1
20140002012 McCauley et al. Jan 2014 A1
20140062551 Bhaumik et al. Mar 2014 A1
20140070764 Keeling Mar 2014 A1
Foreign Referenced Citations (109)
Number Date Country
142352 Aug 1912 CA
102239633 Nov 2011 CN
102439669 May 2012 CN
103329397 Sep 2013 CN
103855928 Jun 2014 CN
38 24 972 Jan 1989 DE
100 29147 Dec 2001 DE
200 16 655 Mar 2002 DE
102 21 484 Nov 2003 DE
103 04 584 Aug 2004 DE
10 2005 036290 Feb 2007 DE
10 2006 044057 Apr 2008 DE
1 335 477 Aug 2003 EP
1 521 206 Apr 2005 EP
1 524 010 Apr 2005 EP
2 357 716 Aug 2011 EP
02-097005 Apr 1990 JP
4-265875 Sep 1992 JP
6-341410 Dec 1994 JP
9-182323 Jul 1997 JP
9-298847 Nov 1997 JP
10-164837 Jun 1998 JP
11-75329 Mar 1999 JP
11-188113 Jul 1999 JP
2001-309580 Nov 2001 JP
2002-010535 Jan 2002 JP
2003-179526 Jun 2003 JP
2004-166459 Jun 2004 JP
2004-201458 Jul 2004 JP
2004-229144 Aug 2004 JP
2005-57444 Mar 2005 JP
2005-149238 Jun 2005 JP
2006-074848 Mar 2006 JP
2007-505480 Mar 2007 JP
2007-266892 Oct 2007 JP
2007-537637 Dec 2007 JP
2008-508842 Mar 2008 JP
2008-206231 Sep 2008 JP
2008-206327 Sep 2008 JP
2011-072074 Apr 2011 JP
2012-504387 Feb 2012 JP
2013-543718 Dec 2013 JP
10-2007-0017804 Feb 2007 KR
10-2008-0007635 Jan 2008 KR
10-2009-0122072 Nov 2009 KR
10-2011-0050920 May 2011 KR
112842 Jul 2005 SG
WO 9217929 Oct 1992 WO
WO 9323908 Nov 1993 WO
WO 9428560 Dec 1994 WO
WO 9511545 Apr 1995 WO
WO 9602970 Feb 1996 WO
WO 9850993 Nov 1998 WO
WO 0077910 Dec 2000 WO
WO 03092329 Nov 2003 WO
WO 03096361 Nov 2003 WO
WO 03096512 Nov 2003 WO
WO 2004015885 Feb 2004 WO
WO 2004038888 May 2004 WO
WO 2004055654 Jul 2004 WO
WO 2004073150 Aug 2004 WO
WO 2004073166 Aug 2004 WO
WO 2004073176 Aug 2004 WO
WO 2004073177 Aug 2004 WO
WO 2004112216 Dec 2004 WO
WO 2005024865 Mar 2005 WO
WO 2005060068 Jun 2005 WO
WO 2005109597 Nov 2005 WO
WO 2005109598 Nov 2005 WO
WO 2006011769 Feb 2006 WO
WO 2007008646 Jan 2007 WO
WO 2007020583 Feb 2007 WO
WO 2007042952 Apr 2007 WO
WO 2007084716 Jul 2007 WO
WO 2007084717 Jul 2007 WO
WO 2008109489 Sep 2008 WO
WO 2008118178 Oct 2008 WO
WO 2009009559 Jan 2009 WO
WO 2009018568 Feb 2009 WO
WO 2009023155 Feb 2009 WO
WO 2009023646 Feb 2009 WO
WO 2009033043 Mar 2009 WO
WO 2009062438 May 2009 WO
WO 2009070730 Jun 2009 WO
WO 2009126963 Oct 2009 WO
WO 2009140506 Nov 2009 WO
WO 2009149464 Dec 2009 WO
WO 2009155000 Dec 2009 WO
WO 2010030977 Mar 2010 WO
WO 2010036980 Apr 2010 WO
WO 2010039967 Apr 2010 WO
WO 2010090538 Aug 2010 WO
WO 2010090539 Aug 2010 WO
WO 2010093997 Aug 2010 WO
WO 2010104569 Sep 2010 WO
WO 2011061388 May 2011 WO
WO 2011061821 May 2011 WO
WO 2011062827 May 2011 WO
WO 2011112795 Sep 2011 WO
WO 2012037279 Mar 2012 WO
WO 2012170278 Dec 2012 WO
WO 2013013235 Jan 2013 WO
WO 2013020138 Feb 2013 WO
WO 2013036947 Mar 2013 WO
WO 2013059441 Apr 2013 WO
WO 2013067484 May 2013 WO
WO 2013113017 Aug 2013 WO
WO 2013142840 Sep 2013 WO
WO 2014004843 Jan 2014 WO
Non-Patent Literature Citations (119)
Entry
International Search Report and Written Opinion of the International Searching Authority for International Application No. PCT/US2016/056643 dated Apr. 10, 2017 (20 pages).
Invitation to Pay Additional Fees and Communication Relating to the Results of the Partial International Search for International Application No. PCT/US2016/056643 dated Feb. 16, 2017.
“Intel CTO Says Gap between Humans, Machines Will Close by 2050”, Intel News Release, (See intel.com/.../20080821comp.htm?iid=S . . . ) (Printed Nov. 6, 2009).
“Physics Update, Unwired Energy”, Physics Today, pp. 26, (Jan. 2007) (See http://arxiv.org/abs/physics/0611063.).
“In pictures: A year in technology”, BBC News, (Dec. 28, 2007).
“Next Little Thing 2010 Electricity without wires”, CNN Money (See money.cnn.com/galleries/2009/smallbusiness/0911/gallery.next_little_thing_2010.smb/) (dated Nov. 30, 2009).
Abe et al. “A Noncontact Charger Using a Resonant Converter with Parallel Capacitor of the Secondary Coil”. IEEE, 36(2):444-451, Mar./Apr. 2000.
Ahmadian, M. et al., “Miniature Transmitter for Implantable Micro Systems”, Proceedings of the 25th Annual International Conference of the IEEE EMBS Cancun, Mexico, pp. 3028-3031 (Sep. 17-21, 2003).
Aoki, T. et al., “Observation of strong coupling between one atom and a monolithic microresonator”, Nature, vol. 443:671-674 (2006).
Apneseth et al. “Introducing wireless proximity switches” ABB Review Apr. 2002.
Aristeidis Karalis et al., “Efficient Wireless non-radiative mid-range energy transfer”, Annals of Physics, vol. 323, pp. 34-48 (2008).
Baker et al., “Feedback Analysis and Design of RF Power Links for Low-Power Bionic Systems,” IEEE Transactions on Biomedical Circuits and Systems, vol. 1(1):28-38 (Mar. 2007).
Balanis, C.A., “Antenna Theory: Analysis and Design,” 3rd Edition, Sections 4.2, 4.3, 5.2, 5.3 (Wiley, New Jersey, 2005).
Berardelli, P., “Outlets Are Out”, ScienceNOW Daily News, Science Now, http://sciencenow.sciencemag.org/ cgi/content/full/2006/1114/2, (Nov. 14, 2006) 2 pages.
Biever, C., “Evanescent coupling could power gadgets wirelessly”, NewScientistsTech.com, http://www. newscientisttech.com/article.ns?id=dn1 0575&print=true, (Nov. 15, 2006) 2 pages.
Borenstein, S., “Man tries wirelessly boosting batteries”, (The Associated Press), USA Today, (Nov. 16, 2006) 1 page.
Borenstein, S., “Man tries wirelessly boosting batteries”, AP Science Writer, Boston.com, (See http://www.boston.com/business/technology/articles/2006/11/15/man_tries_wirelessly_b . . . ) (Nov. 15, 2006).
Boyle, A., “Electro-nirvana? Not so fast”, MSNBC, http:/lcosmiclog.msnbc.msn.com/_news/2007/06/08/4350760- electro-nirvana-not-so-fast, (Jun. 8, 2007) 1 page.
Budhia, M. et al., “A New IPT Magnetic Coupler for Electric Vehicle Charging Systems”, IECON 2010—36th Annual Conference on IEEE Industrial Electronics Society, Glendale, AZ, pp. 2487-2492 (Nov. 7-10, 2010).
Budhia, M. et al., “Development and evaluation of single sided flux couplers for contactless electric vehicle charging”, 2011 IEEE Energy Conversion Congress and Exposition (ECCE), Phoenix, AZ, pp. 614-621 (Sep. 17-22, 2011).
Budhia, M. et al.,“Development of a Single-Sided Flux Magnetic Coupler for Electric Vehicle IPT”, IEEE Transactions on Industrial Electronics, vol. 60:318-328 (Jan. 2013).
Bulkeley, W. M., “MIT Scientists Pave the Way for Wireless Battery Charging”, The Wall Street Journal (See http://online.wsj.com/article/SB118123955549228045.html?mod=googlenews_wsj), (Jun. 8, 2007) 2 pages.
Burri et al., “Invention Description”, (Feb. 5, 2008).
Cass, S., “Air Power—Wireless data connections are common—now scientists are working on wireless power”, Sponsored by IEEE Spectrum, http://spectrum.ieee.org/computing/hardware/air-power, (Nov. 2006) 2 pages.
Castelvecchi, Davide, “The Power of Induction—Cutting the last cord could resonate with our increasingly gadget dependent lives”, Science News Online, vol. 172, No. 3, Jul. 21, 2007, 6 pages.
Chang, A., “Recharging the Wireless Way—Even physicists forget to recharge their cell phones sometimes.”, PC Magazine, ABC News Internet Ventures, (Dec. 12, 2006) 1 page.
Chinaview, ,“Scientists light bulb with ‘wireless electricity’”,www.Chinaview.cn, http://news.xinhuanet.com/english/2007-06/08/content_6215681.htm,Jun. 2007,1 page.
Cooks, G., “The vision of an MIT physicist: Getting rid of pesky rechargers”, Boston.com, (Dec. 11, 2006) 1 page.
Derbyshire, D., “The end of the plug? Scientists invent wireless device that beams electricity through your home”, Daily Mail, http://www.dailymail.co.uk/pages/live/articles/technology/technology.html?in_article_id=4 . . . ), (Jun. 7, 2007) 3 pages.
Eisenberg, Anne, “Automatic Recharging, From a Distance”, The New York Times, (see www.nytimes.com/2012/03/11/business/built-in-wireless-chargeing-for-electronic-devices.html?_r=0) (published on Mar. 10, 2012).
Esser et al., “A New Approach to Power Supplies for Robots”, IEEE, vol. 27(5):872-875, (Sep./Oct. 1991).
Fan, Shanhui et al., “Rate-Equation Analysis of Output Efficiency and Modulation Rate of Photomic-Crystal Light-Emitting Diodes”, IEEE Journal of Quantum Electronics, vol. 36(10):1123-1130 (Oct. 2000).
Fenske et al., “Dielectric Materials at Microwave Frequencies”, Applied Microwave & Wireless, pp. 92-100 (2000).
Fernandez, C. et al., “A simple dc-dc converter for the power supply of a cochlear implant”, IEEE, pp. 1965-1970 (2003).
Ferris, David, “How Wireless Charging Will Make Life Simpler (and Greener)”, Forbes (See forbes.com/sites/davidferris/2012/07/24/how-wireless-charging-will-make-life-simpler-and-greener/print/) (dated Jul. 24, 2012).
Fildes, J., “Physics Promises Wireless Power”, (Science and Technology Reporter), BBC News, (Nov. 15, 2006) 3 pages.
Fildes, J., “The technology with impact 2007”, BBC News, (Dec. 27, 2007) 3 pages.
Fildes, J., “Wireless energy promise powers up”, BBC News, http://news.bbc.co.uk/2/hi/technology/6725955.stm, (Jun. 7, 2007) 3 pages.
Finkenzeller, Klaus, “RFID Handbook—Fundamentals and Applications in Contactless Smart Cards”, Nikkan Kohgyo-sya, Kanno Taihei, first version, pp. 32-37, 253 (Aug. 21, 2001).
Finkenzeller, Klaus, “RFID Handbook (2nd Edition)”, The Nikkan Kogyo Shimbun, Ltd., pp. 19, 20, 38, 39, 43, 44, 62, 63, 67, 68, 87, 88, 291, 292 (Published on May 31, 2004).
Freedman, D.H., “Power on a Chip”, MIT Technology Review, (Nov. 2004).
Gary Peterson, “MIT WiTricity Not so Original After All”, Feed Line No. 9, (See http://www.tfcbooks.com/articles/witricity.htm) printed Nov. 12, 2009.
Geyi, Wen, “A Method for the Evaluation of Small Antenna Q”, IEEE Transactions on Antennas and Propagation, vol. 51(8):2124-2129 (Aug. 2003).
Hadley, F., “Goodbye Wires—MIT Team Experimentally Demonstrates Wireless Power Transfer, Potentially Useful for Power Laptops, Cell-Phones Without Cords”, Massachusetts Institute of Technology, Institute for Soldier D Nanotechnologies, http://web.mit.edu/newsoffice/2007/wireless-0607.html, (Jun. 7, 2007) 3 pages.
Haus, H.A., “Waves and Fields in Optoelectronics,” Chapter 7 “Coupling of Modes—Reasonators and Couplers” (Prentice-Hall, New Jersey, 1984).
Heikkinen et al., “Performance and Efficiency of Planar Rectennas for Short-Range Wireless Power Transfer at 2.45 GHz”, Microwave and Optical Technology Letters, vol. 31(2):86-91, (Oct. 20, 2001).
Highfield, R., “Wireless revolution could spell end of plugs”,(Science Editor), Telegraph.co.uk, http://www. telegraph.co.uk/news/main.jhtml?xml=/news/2007/06/07/nwireless1 07.xml, (Jun. 7, 2007) 3 pages.
Hirai et al., “Integral Motor with Driver and Wireless Transmission of Power and Information for Autonomous Subspindle Drive”, IEEE, vol. 15(1):13-20, (Jan. 2000).
Hirai et al., “Practical Study on Wireless Transmission of Power and Information for Autonomous Decentralized Manufacturing System”, IEEE, vol. 46(2):349-359, Apr. 1999.
Hirai et al., “Study on Intelligent Battery Charging Using Inductive Transmission of Power and Information”, IEEE, vol. 15(2):335-345, (Mar. 2000).
Hirai et al., “Wireless Transmission of Power and Information and Information for Cableless Linear Motor Drive”, IEEE, vol. 15(1):21-27, (Jan. 2000).
Hirayama, M., “Splashpower—World Leaders in Wireless Power”, PowerPoint presentation, Splashpower Japan, (Sep. 3, 2007) 30 pages.
Ho, S. L. et al., “A Comparative Study Between Novel Witricity and Traditional Inductive Magnetic Coupling in Wireless Charging”, IEEE Transactions on Magnetics, vol. 47(5):1522-1525 (May 2011).
INFOTECH Online, “Recharging gadgets without cables”, infotech.indiatimes.com, (Nov. 17, 2006) 1 page.
Jackson, J. D., “Classical Electrodynamics”, 3rd Edition, Wiley, New York, 1999, pp. 201-203.
Jackson, J.D., “Classical Electrodynamics,” 3rd Edition, Sections 1.11, 5.5, 5.17, 6.9, 8.1, 8.8, 9.2, 9.3 (Wiley, New York, 1999).
Jacob, M. V. et al., “Lithium Tantalate—A High Permittivity Dielectric Material for Microwave Communication Systems”, Proceedings of IEEE TENCON—Poster Papers, pp. 1362-1366, 2003.
Karalis, Aristeidis, “Electricity Unplugged”, Feature: Wireless Energy Physics World, physicsworld.com, pp. 23-25 (Feb. 2009).
Kawamura et al., “Wireless Transmission of Power and Information Through One High-Frequency Resonant AC Link Inverter for Robot Manipulator Applications”, IEEE, vol. 32(3):503-508, (May/Jun. 1996).
Kurs, A. et al., “Wireless Power Transfer via Strongly Coupled Magnetic Resonances”, Science vol. 317, pp. 83-86 (Jul. 6, 2007).
Kurs, A. et al., “Simultaneous mid-range power transfer to multiple devices”, Applied Physics Letters, vol. 96, No. 044102 (2010).
Kurs, A. et al.,“Optimized design of a low-resistance electrical conductor for the multimegahertz range”, Applied Physics Letters, vol. 98:172504-172504-3 (Apr. 2011).
Lamb, Gregory M. ,“Look Ma—no wires!—Electricity broadcast through the air may someday run your home”,The Christian Science Monitor,http://www.csmonitor.com/2006/1116/p14s01-stct.html,Nov. 15, 2006,2 pages.
Lee, “Antenna Circuit Design for RFID Applications,” Microchip Technology Inc., AN710, 50 pages (2003).
Lee, “RFID Coil Design,” Microchip Technology Inc., AN678, 21 pages (1998).
Liang et al., “Silicon waveguide two-photon absorption detector at 1.5 μm wavelength for autocorrelation measurements,” Applied Physics Letters, 81(7):1323-1325 (Aug. 12, 2002).
Markoff, J. ,“Intel Moves to Free Gadgets of Their Recharging Cords”, The New York Times—nytimes.com, Aug. 21, 2008, 2 pages.
Mediano, A. et al. “Design of class E amplifier with nonlinear and linear shunt capacitances for any duty cycle”, IEEE Trans. Microwave Theor. Tech., vol. 55, No. 3, pp. 484-492, (2007).
Microchip Technology Inc., “microID 13.56 MHz Design Guide—MCRF355/360 Reader Reference Design,” 24 pages (2001).
Minkel, J R. ,“Wireless Energy Lights Bulb from Seven Feet Away—Physicists vow to cut the cord between your laptop battery and the wall socket—with just a simple loop of wire”,Scientific American,http://www.scientificamerican.com/article.cfm?id=wireless-energy-lights-bulb-from-seven-feet-away,Jun. 7, 2007,1 page.
Minkel, J R. ,“Wireless Energy Transfer May Power Devices at a Distance”,Scientific American,Nov. 14, 2006,1 page.
Morgan, J., “Lab report: Pull the plug for a positive charge”, The Herald, Web Issue 2680, (Nov. 16, 2006) 3 pages.
Moskvitch, Katia, “Wireless charging—the future for electric cars?”, BBC News Technology (See www.bbc.co.uk/news/technology-14183409) (dated Jul. 21, 2011).
O'Brien et al., “Analysis of Wireless Power Supplies for Industrial Automation Systems”, IEEE, pp. 367-372 (Nov. 2-6, 2003).
O'Brien et al., “Design of Large Air-Gap Transformers for Wireless Power Supplies”, IEEE, pp. 1557-1562 (Jun. 15-19, 2003).
Pendry, J. B., “A Chiral Route to Negative Refraction”, Science, vol. 306:1353-1355 (2004).
Physics Today, “Unwired energy questions asked answered”, Sep. 2007, pp. 16-17.
Powercast LLC. “White Paper” Powercast simply wire free, 2003.
PR News Wire, “The Big Story for CES 2007: The public debut of eCoupled Intelligent Wireless Power”, Press Release, Fulton Innovation LLC, Las Vegas, NV, (Dec. 27, 2006) 3 pages.
Press Release, ,“The world's first sheet-type wireless power transmission system: Will a socket be replaced by e-wall?”,Public Relations Office, School of Engineering, University of Tokyo, Japan,Dec. 12, 2006,4 pages.
PRESSTV, “Wireless power transfer possible”, http://edition.presstv.ir/detail/12754.html, Jun. 11, 2007, 1 page.
Reidy, C. (Globe Staff), “MIT discovery could unplug your iPod forever”, Boston.com, http://www.boston.com/ business/ticker/2007/06/mit_discovery_c.html, (Jun. 7, 2007) 3 pages.
Risen, C., “Wireless Energy”, The New York Times, (Dec. 9, 2007) 1 page.
Sakamoto et al., “A Novel Circuit for Non-Contact Charging Through Electro-Magnetic Coupling”, IEEE, pp. 168-174 (1992).
Scheible, G. et al., “Novel Wireless Power Supply System for Wireless Communication Devices in Industrial Automation Systems”, IEEE, pp. 1358-1363, (Nov. 5-8, 2002).
Schneider, D. “A Critical Look at Wireless Power”, IEEE Spectrum, pp. 35-39 (May 2010).
Schneider, David, “Electrons Unplugged. Wireless power at a distance is still far away”, IEEE Spectrum, pp. 35-39 (May 2010).
Schuder, J. C. et al., “An Inductively Coupled RF System for the Transmission of 1 kW of Power Through the Skin”, IEEE Transactions on Bio-Medical Engineering, vol. BME-18, No. 4, pp. 265-273 (Jul. 1971).
Schuder, J. C., “Powering an Artificial Heart: Birth of the Inductively Coupled-Radio Frequency System in 1960”, Artificial Organs, vol. 26:909-915 (2002).
Schuder, J.C. et al., “Energy Transport Into the Closed Chest From a Set of Very-Large Mutually Orthogonal Coils”, Communication Electronics, vol. 64:527-534 (Jan. 1963).
Schutz, J. et al., “Load Adaptive Medium Frequency Resonant Power Supply”, IEEE, pp. 282-287 (Nov. 2002).
Sekitani et al. “A large-area wireless power-transmission sheet using printed organic transistors and plastic MEMS switches” www.nature.com/naturematerials. Published online Apr. 29, 2007.
Sekitani et al., “A large-area flexible wireless power transmission sheet using printed plastic MEMS switches and organic field-effect transistors”, IEDM '06, International Electron Devices Meeting, (Dec. 11-13, 2006) 4 pages.
Sekiya, H. et al., “FM/PWM control scheme in class DE inverter”, IEEE Trans. Circuits Syst. I, vol. 51(7) (Jul. 2004).
Senge, M., “MIT's wireless electricity for mobile phones”, Vanguard, http://www.vanguardngr.com/articles/2002/features/gsm/gsm211062007.htm, (Jun. 11, 2007) 1 page.
Sensiper, S., “Electromagnetic wave propogation on helical conductors”, Technical Report No. 194 (based on PhD Thesis), Massachusetts Institute of Technology, (May 16, 1951) 126 pages.
Soljacic, M. , “Wireless Non-Radiative Energy Transfer—PowerPoint presentation”. Massachusetts Institute of Technology, (Oct. 6, 2005).
Soljacic, M. et al., “Wireless Energy Transfer Can Potentially Recharge Laptops Cell Phones Without Cords”, (Nov. 14, 2006) 3 pages.
Soljacic, M. et al., “Photonic-crystal slow-light enhancement of nonlinear phase sensitivity”, J. Opt. Soc. Am B, vol. 19, No. 9, pp. 2052-2059 (Sep. 2002).
Soljacic, M., “Wireless nonradiative energy transfer”, Visions of Discovery New Light on Physics, Cosmology, and Consciousness, Cambridge University Press, New York, NY pp. 530-542 (2011).
Someya, Takao. “The world's first sheet-type wireless power transmission system”. University of Tokyo, (Dec. 12, 2006).
Staelin, David H. et al., Electromagnetic Waves, Chapters 2, 3, 4, and 8, pp. 46-176 and 336-405 (Prentice Hall Upper Saddle River, New Jersey 1998).
Stark III, Joseph C., “Wireless Power Transmission Utilizing a Phased Array of Tesla Coils”, Master Thesis, Massachusetts Institute of Technology (2004).
Stewart, W., “The Power to Set you Free”, Science, vol. 317:55-56 (Jul. 6, 2007).
Tang, S.C. et al., “Evaluation of the Shielding Effects on Printed-Circuit-Board Transformers Using Ferrite Plates and Copper Sheets”, IEEE Transactions on Power Electronics, vol. 17:1080-1088 (Nov. 2002).
Tesla, Nikola, “High Frequency Oscillators for Electro-Therapeutic and Other Purposes”, Proceedings of the IEEE, vol. 87:1282-1292 (Jul. 1999).
Tesla, Nikola, “High Frequency Oscillators for Electro-Therapeutic and Other Purposes”, The Electrical Engineer, vol. XXVI, No. 50 (Nov. 17, 1898).
Texas Instruments, “HF Antenna Design Notes—Technical Application Report,” Literature No. 11-08-26-003, 47 pages (Sep. 2003).
Thomsen et al., “Ultrahigh speed all-optical demultiplexing based on two-photon absorption in a laser diode,” Electronics Letters, 34(19):1871-1872 (Sep. 17, 1998).
UPM Rafsec, “Tutorial overview of inductively coupled RFID Systems,” 7 pages (May 2003).
Valtchev et al. “Efficient Resonant Inductive Coupling Energy Transfer Using New Magnetic and Design Criteria”. IEEE, pp. 1293-1298, 2005.
Vandevoorde et al., “Wireless energy transfer for stand-alone systems: a comparison between low and high power applicability”, Sensors and Actuators, vol. 92:305-311 (2001).
Vilkomerson, David et al., “Implantable Doppler System for Self-Monitoring Vascular Grafts”, IEEE Ultrasonics Symposium, pp. 461-465 (2004).
Villeneuve, Pierre R. et al., “Microcavities in photonic crystals: Mode symmetry, tunability, and coupling efficiency”, Physical Review B, vol. 54:7837-7842 (Sep. 15, 1996).
Yariv, Amnon et al., “Coupled-resonator optical waveguide: a proposal and analysis”, Optics Letters, vol. 24(11):711-713 (Jun. 1, 1999).
Yates, David C. et al., “Optimal Transmission Frequency for Ultralow-Power Short-Range Radio Links”, IEEE Transactions on Circuits and Systems—1, Regular Papers, vol. 51:1405-1413 (Jul. 2004).
Yoshihiro Konishi, Microwave Electronic Circuit Technology, Chapter 4, pp. 145-197 (Marcel Dekker, Inc., New York, NY 1998).
Ziaie, Babak et al., “A Low-Power Miniature Transmitter Using a Low-Loss Silicon Platform for Biotelemetry”, Proceedings—19th International Conference IEEE/EMBS, pp. 2221-2224, (Oct. 30-Nov. 2, 1997) 4 pages.
Zierhofer, Clemens M. et al., “High-Efficiency Coupling-Insensitive Transcutaneous Power and Data Transmission via an Inductive Link”, IEEE Transactions on Biomedical Engineering, vol. 37, No. 7, pp. 716-722 (Jul. 1990).
Related Publications (1)
Number Date Country
20170111029 A1 Apr 2017 US
Provisional Applications (1)
Number Date Country
62241194 Oct 2015 US