The present invention discloses a modulator for an electrical signal, and comprises a data input port and a clock frequency input port connected to the modulator via a phase shifter.
A radio signal can carry information using both its amplitude and phase, and in modern communication links, multiple instances of both amplitude and phase can also be used in order to transmit multiple bits per symbol using, for example, so called QAM, Quadrature Amplitude Modulation.
Today, QAM generators are found in a great variety of systems ranging from hand-held cellular phones and WLAN equipment to long distance radio trunk stations. All transmitters are based on so called I-Q modulators, in which two analogue base band signals are mixed with a radio frequency, RF, carrier in order to modulate the base band data onto the carrier. The I and Q data are encoded onto 90° phase shifted copies of the RF carrier, and subsequently summed to create a carrier that is modulated in both amplitude and phase.
In radio links, the ratio between the information bandwidth and the carrier frequency, the so called BCR, Bandwidth to Carrier Ratio, is generally quite low, due to bandwidth regulations or other practical bandwidth utilization issues. Recently, there is also an emerging need for modulation technology for use in optical links or systems, in which where virtually no restrictions exist on bandwidth utilization.
However, due to both cost and performance reasons, it can be beneficial to first encode information which it is desired to transmit by optical means onto an electrical carrier or signal via modulation, e.g. QAM, and to then convert the modulated electrical signal into an optical signal. This would provide the advantage of a simplified optical transmitter and receiver structure as compared to a purely optical amplitude and phase modulator.
As explained above, both in purely electrical systems as well as in systems which use optical signals, there is a need for a modulator which has a higher BCR, Bandwidth to Carrier Ratio, than present systems.
Such a modulator is provided by the present invention in that it discloses a modulator for an electrical signal which comprises a data input port and a clock frequency input port. The modulator also comprises a first phase shifter for subjecting input clock frequency signals to a phase shift, with the phase shifter being adapted to keep the phase of an input clock frequency signal aligned with the phase of a data stream which is input at the data input port.
The modulator of the invention also comprises a first XOR-gate with an output port, with the input ports of the modulator being connected to the first XOR-gate, by means of which a BPSK signal is created at the output port when a first data stream is connected to the data input port and a first clock frequency signal is connected to the clock frequency input port.
Due to this design of a modulator, ultra high bandwidth digital electronics such as XOR gates can be used, which can inherently handle frequencies from DC and upwards without any so called dispersion. Thus, a modulator of the invention can accomplish modulation of very high bit-rate data onto a carrier which is close to or at the same frequency as the bit-rate.
A modulator of the invention can also be highly integrated, for example using digital ASIC technology, which for appropriate production volumes can be extremely cost efficient.
If it is desired to obtain “higher” degrees of modulation, multiple modulators of the invention may be combined in ways which will be described in the following. By means of such combinations, modulations such as QPSK and 16-QAM may be obtained.
Document US 2008/0219378 A1 discloses a design with two separate phase shifters for two separate clock signals,
The invention will be described in more detail in the following, with reference to the appended drawings, in which
The exact design of both the phase shifter 130 and the XOR gate 140 can be carried out in a large number of ways, as is known to those skilled in the art, and will for that reason not be described here.
If a data signal is input to the input port 110, and a “clock” or clock frequency signal is input to the clock frequency input port 120, the output of the XOR gate 140 will be as follows:
The output of the XOR gate 140 will be equal to the input clock signal in the case of a digital “0” at the data input port 110, and in the case of a digital “1” at the data input port 110, the output of the XOR gate 140 will contain the clock signal inverted.
Thus, the modulator 100 will act as a phase modulator, creating a binary PSK signal, a BPSK signal, with the carrier frequency determined by the input clock signal.
An example of such a BPSK signal is shown in
The modulator of the invention can also be used in order to obtain a signal with four different phase states of the clock or carrier signal, in which case what is basically two modulators 100 of
The modulator 300 additionally comprises a second phase shifter 330 connected to the second XOR-gate 340 at its data input port, and as an alternative or complement to the phase shifter 330, the modulator 300 also comprises a phase shifter 350 at its output port.
The phase shifts obtained through the different phase shifters 130, 330, 350 may vary, but the result which is obtained should be that the difference in phase between the output signals from the two XOR gates 140, 340, is ninety degrees. This can be obtained in a number of ways, for example by letting the two phase shifters 130 and 330 cause zero phase shift, and letting the phase shifter 350 cause a phase shift of ninety degrees, or by letting the phase shifter 130 cause a phase shift of ninety degrees, and by letting the other phase shifters cause a phase shift of zero degrees.
The modulator 300 also comprises a first adder 360 which is connected so that it may add the outputs of the two XOR gates 140, 340, by means of which a QPSK signal, Quadrature Phase Shift Keying, is created when a first D1 and a second D2 data stream is connected to the data input ports 110, 310, of the first and second XOR-gates, respectively, and first and second clock frequency signals are connected to the clock frequency input ports 120, 320, of the first and second XOR-gates respectively.
As indicated in
The role of the phase shifter 350 at the output of the second XOR gate is here to ensure that the phase of the carrier or clock signals are aligned with a 90 degree separation between them. As indicated, this can also be performed solely by the phase shifter 330 at the data input port 310 of the second XOR gate. As an alternative, this function can also be performed entirely by the phase shifter 350 or by the two phase shifters 310, 350 in combination.
In order to obtain a 16 Quadrature Amplitude Modulation signal, a 16-QAM signal, a combination 500 of two modulators 300 of
As shown in
As shown in
The modulator 500 also comprises a second adder for adding the outputs of the third and fourth XOR gates, and also has a third adder 530 for adding the outputs of the first and second adders, i.e. essentially for adding the outputs of the two modulators 300.
However, as is also shown in
Suitably, but not necessarily, the multiplication factor is two, depending on which constellation of symbols it is desired to obtain in the “16-QAM space”.
In addition, the modulator 500 may also comprise a phase shifter 510 between the second and third adder, in order to maintain a zero degree difference in phase between the inputs to the third adder 530. The phase shifter 510 may, as an alternative, be placed at the output of the first adder.
In similarity to that which has been described above in connection to the modulator 300 of
Suitably, at least one of the phase shifters of the third or fourth XOR gates is adapted to shift the phase of an input signal by ninety degrees.
In general, adjustments of the phase shifters in the invention can be used to modify and optimize the transitions between the symbol positions in the constellation diagrams, i.e. the diagrams shown in
The invention is not limited to the examples of embodiments described above and shown in the drawings, but may be freely varied within the scope of the appended claims.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/EP2008/064439 | 10/24/2008 | WO | 00 | 4/25/2011 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2010/045982 | 4/29/2010 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5020075 | Tachika | May 1991 | A |
20070104294 | Kim et al. | May 2007 | A1 |
20080112507 | Smith et al. | May 2008 | A1 |
20080136546 | Sasaki et al. | Jun 2008 | A1 |
20080219378 | Aggarwal | Sep 2008 | A1 |
20090304053 | Ichiyama et al. | Dec 2009 | A1 |
Number | Date | Country |
---|---|---|
2009290753 | Oct 2009 | JP |
Entry |
---|
Machine Translation in English of JP 2009-290753. |
Number | Date | Country | |
---|---|---|---|
20110204987 A1 | Aug 2011 | US |