| Number | Date | Country | Kind |
|---|---|---|---|
| 2000-060117 | Mar 2000 | JP |
| Number | Name | Date | Kind |
|---|---|---|---|
| 5706484 | Mozdzen et al. | Jan 1998 | A |
| 6011732 | Harrison et al. | Jan 2000 | A |
| 6202168 | Saito et al. | Mar 2001 | B1 |
| 6452421 | Saito | Sep 2002 | B2 |
| 6621760 | Ahmad et al. | Sep 2003 | B1 |
| Number | Date | Country |
|---|---|---|
| 424741 | May 1991 | EP |
| 810508 | Dec 1997 | EP |
| WO9629655 | Sep 1996 | WO |
| Entry |
|---|
| D. Woeste et al, “Digital-Phase Aligner Macro for Clock Tree Compensation with 70ps Jitter”, IEEE International Solid-State Circuits Conference, 1996, pp. 136-137. |
| “Binary Weighted Element Pulse Delay Line”, IBM Technical Disclosure Bulletin, vol. 39, No. 6, Jun. 1996, pp. 153-154. |