This disclosure relates to phase error signals in electronic circuits and, in particular, to reducing distortion from phase error signals in electronic circuits.
In communications signals, information is routinely embedded into the signal's phase. As a result, many systems require that circuitry passes a signal's phase accurately. However, such circuitry may not accurately pass the phase of the signal, introducing phase distortion. For example, amplitude-to-phase re-modulation can occur in an RF amplifier while passing a large amplitude modulated RF signal. As a result, the phase of the modulated RF signal and the corresponding information embedded in the phase may be distorted.
Therefore, there is a need for a circuit that can correct the phase distortion.
Some modulated input signals exhibit a large phase shift, e.g., a 180 degree phase shift. Using a phase correction loop such as in the example described above, the 180 degree phase shift of the input signal propagates through the circuit with variable delay 18. After a delay time has passed, the 180 degree phase shift appears on the output signal. Phase comparator 16 indicates the 180 degree phase shift as the phase error signal 19 for a period equivalent to the delay time. This occurs because the 180 degree phase shift has not propagated to the output signal 13 until after the delay to cancel the 180 degree phase shift in the input signal 11.
Since the phase error signal 19 may be used to adjust the variable delay circuit 10 to hold constant the phase difference between input 11 and output 13, delay circuit 10 attempts to adjust the phase of the input 11 by the 180 degree phase shift during the delay time. Such a large change in the control of the delay circuit 10 may introduce distortion into the output signal.
Additionally, the design of the phase comparator 16 may be optimized to handle a modest degree of phase difference at its inputs 11 and 13. A change in the phase difference of 180 degrees may cause the phase comparator 16 to produce an incorrect output. Accordingly, the action of the phase loop during rapid phase shifts during the delay time (e.g. 180 degrees phase shifts in the modulation) can be reduced in an embodiment, reducing distortion in the output signal.
In an embodiment,
The controller 14 generates an adjusted phase error signal 15 from the phase error signal 19 in response to the input amplitude signal 58. Thus, the controller 14 adjusts the phase error signal 19 in response to the amplitude of the input signal 11 to generate the adjusted phase error signal 15. The filter 8 filters the adjusted phase error signal 15 into the filtered adjusted phase error signal 6. The controllable delay in the variable delay circuit 10 is responsive to filtered adjusted phase error signal 6.
Chart 23 shows the amplitude 20 of the modulated signal versus time. Points 1, 2, X, and 3 are indicated on the time axis to show when the trajectory passes through the points. When the trajectory 29 passes through or near point X, the amplitude 20 passes through a minimum.
Similarly, chart 25 shows the phase 22 of the modulated signal versus time. Again, points 1, 2, X, and 3 indicate when the trajectory passes through the points. When the trajectory 29 passes through or near point X, the phase exhibits a 180 degree phase shift.
Although throughout this description, a 180 degree phase shift is used as an example of a phase shift, embodiments are not limited to operating only in response to 180 degree phase shifts. Embodiments may operate in response to any phase shift of any magnitude as desired.
Chart 52 shows the phase difference 53 between the phase 22 and the delayed phase 24. Points 1′, 2′, X′, and 3′ corresponding to the points 1, 2, X, and 3 as delayed by time 26. The phase difference 54 is an example of the phase error signal 19 from the phase comparator 16.
Between point 2 and point X the phase 22 is relatively stable at about 45 degrees. After point X, the phase 22 is relatively stable at about −135 degrees. Passing through point X, the phase 22 transitions from about 45 degrees to about −135 degrees, a 180 degree phase shift. When the 180 degree phase shift in the input signal 11 occurs at the phase comparator 16, that 180 degree phase shift has not passed through the circuit with variable delay 18. The 180 degree phase shift will not appear on the output signal 13 until after the time 26 passes. Thus, the phase difference 53 and the corresponding phase error signal 19 from the phase comparator 16 exhibits a 180 phase difference over the time 26.
Chart 54 is similar to chart 23, showing the amplitude 20 of the input signal 11. In addition, chart 54 shows the delayed amplitude 56. The phase changes occurring around point X and point X′ correspond to about the minimum amplitudes of amplitude 20 and delayed amplitude 56, respectively. Thus, the 180 degree phase error on phase error signal 19 is correlated with a low amplitude on both the input signal 11 and output signal 13.
Referring back to
Furthermore, a particular phase comparator 16 may be optimized to handle a change in the phase difference at its inputs less than +/−180 degrees. As a result, a change in the difference of 180 degrees may cause the phase comparator 16 to produce an incorrect output. By reducing the effect of larger phase shifts, distortion introduced by an incorrect phase error output from such a phase comparator 16 will be reduced.
Referring again to
Referring again to
In another embodiment, the controller 14 may be a variable gain amplifier. In this embodiment, the input amplitude signal 58 is used as the control for the gain of the variable gain amplifier. When the 180 degree phase shift occurs on the phase error signal 19, the gain of the variable gain amplifier may be reduced to reduce the effect of the 180 degree phase shift.
Although the variable delay circuit 10 and the circuitry 9 have been described as distinct, the variable delay circuit 10 and the circuitry 9 may be part of a circuit with variable delay 18. Within the circuit with variable delay 18, the variable delay circuit 10 and the circuitry 9 may be coupled in a variety of ways. As described above, the variable delay circuit 10 can be coupled to an input of the circuitry 9. For example, the circuitry 9 can be an RF amplifier with the variable delay circuit 10 coupled to its input.
In another example, the variable delay circuit 10 may be coupled to an output of the circuitry 9. Thus, the circuitry 9 affects the input signal 11 and the variable delay circuit 10 delays the signal output from the circuitry 9 to generate the output signal 13. As a result, the circuit with variable delay 18 receives the input signal 11 and generates the output signal 13.
Alternatively, the variable delay circuit 10 may be part of the circuitry 9. For example, a variable capacitance within an amplifier may introduce a variable delay through the amplifier. Thus, in this example, the circuit with variable delay 18 is the amplifier itself with a variable delay input.
The phase comparator 16 is configured to compare the input signal 11 to the output signal 13 to generate a phase error signal 19. The phase error signal 19 indicates a difference in phase between the input signal 11 and the output signal 13. A variety of designs may be used for a phase comparator 16. For example, the phase comparator 16 may be a Gilbert cell multiplier with limiters on the inputs. The phase comparator 16 may include circuitry in its design which accommodates a range of differences in phase between its inputs 11 and 13. In one example, the phase comparator 16 can output a nominal phase error signal 19 if the difference in phase between its inputs is 45 degrees. In another example, the phase comparator 16 can output a nominal phase error signal 19 if the difference in phase between its inputs is 0 degrees.
Although a plus sign and a minus sign have been illustrated in
Although the filter 8 has been illustrated as a low pass filter in
As described above, the system creates a phase correction loop around the circuitry 9. As a result a particular phase relationship can be maintained between its input and output.
Using a multiplier as an example of the controller 14 in this embodiment, the phase error signal 19 is multiplied by both the input amplitude signal 58 and the output amplitude signal 60. Thus, if either the input amplitude signal 58 or the output amplitude signal 60 is relatively low, the contribution of a 180 degree phase error on the phase error signal 19 to the adjusted phase error signal 15 may be reduced.
Referring back to
Even though the relationship of the phase error signal 19 and an amplitude such as the amplitude 20 or the delayed amplitude 56 have been illustrated as linked in time, such relationship may, but need not be maintained. For example, the lowest amplitude of the input amplitude signal 58 generally corresponds to the fastest phase change rate, in this case, the beginning of the 180 degree phase error. However, it may be desirable to align the lowest amplitude of the input amplitude signal 58 to the center of the 180 degree phase error. To accomplish this, the input amplitude signal 58 may be delayed such that the lowest amplitude corresponds to the largest magnitude of the phase error signal 19. Thus, the greatest reduction of the phase error signal 19 occurs when the magnitude of the phase error signal 19 is the greatest.
Although particular signals and the corresponding amplitudes have been described above as being used to adjust the phase error signal 19, signals other than and in addition to the input signal 11 and the output signal 13 may be used. Any signal having an amplitude that is correlated with a phase error may be used to adjust the phase error signal 16.
In this embodiment the switching controller 32 compares the amplitude of the input signal 11 to a threshold. The threshold may be represented in a variety of ways. For example, the threshold may be a voltage or a current. The threshold may be generated from a value stored in a register or generated by a resistor network. Any technique appropriate for the comparison in the switching controller 32 may be used.
In response to the comparison, the switching controller 32 controls the switching circuit 30 to selectively pass the phase error signal 19. For example, if the amplitude of the input signal 11 is below the threshold, the switching circuit 30 may block the phase error signal 19. Since the 180 degree phase errors occur during smaller amplitudes, the 180 degree phase errors on the phase error signal 19 would be blocked from affecting the variable delay circuit 10. Thus, any phase induced distortion is diminished.
The switching circuit 30 may take many forms. For example, the switching circuit 30 may be a single transistor. When the amplitude is greater than the threshold, the switching controller 32 turns on the transistor to pass the phase error signal 19. Alternatively, when the amplitude is less than the threshold, the switching controller 32 turns off the transistor to block the phase error signal 19.
Alternatively, the switching circuit 30 may be a multiplier as described above. For example, the switching controller 32 may generate a two level signal from comparing the amplitude of input signal 11 to the threshold. Since two levels are generated from the switching controller 32, even if the multiplier is an analog multiplier, it will be controlled such that the phase error signal 19 is passed or blocked. Thus, any circuit that can be used to selectively pass and block the phase error signal 19 may be used as a switching circuit 30.
Furthermore, the relationship of a signal used by the controller 14 to adjust the phase error signal 19 may, but need not have a linear relationship to the effect on the phase error signal 19. For example, with multiplication using the amplitude described above, the amplitude has a linear relationship to the scaling of the phase error signal 19. In contrast, with the switching controller 32 and the multiplier described above, the relationship between the amplitude and the scaling of the phase error signal 19 has a discrete step, thus it is non-linear. Any relationship of the amplitude to the scaling of the phase error signal 19 may be used.
For example, a digital signal processor may be generating the modulation for an in-phase component I and a quadrature-phase component Q used to generate a QPSK modulated signal. In QPSK, a 180 degree phase shift occurs when both the in-phase component I and the quadrature-phase component Q change phase during the same transition. Such a transition was illustrated in transition 29 of
Although a particular width, shape, timing, and other characteristics of the modulation state transition signal 35 has been described, the modulation state transition signal 35 may have any width, shape, timing, or other characteristics as needed to reduce distortions due to phase errors. For example, as described above, the modulation state transition signal 35 may be delayed such that it is centered on the 180 degree phase error when it appears in the phase error signal 19. In addition, the modulation state signal 35 may have a triangular or other shape with more than two levels.
In another example, the modulation format may be binary phase shift keying (BPSK). With BPSK, every transition results in a 180 degree phase shift. Thus, a modulation state transition signal 35 would be generated for every transition of the encoded information.
Although the use of signals in a variety of modulation formats has been described above, any modulation format from which phase transition information is available or may be obtained may be used to generate the modulation state transition signal 35. Furthermore, all information or component signals of a modulation format may, but need not be used. For example, only the in-phase component I may be used. When the amplitude of the in-phase component I decreases sufficiently, the phase error signal 19 may be adjusted. Even though this may result in more adjustment of the phase error signal 19 than as described above, large phase errors may still be reduced.
In another example, the modulation state indicator circuit 34 may generate a phase transition signal. The phase transition signal is a specific example of a modulation state transition signal 35. The phase transition signal indicates a phase transition on the input signal 11. Although phase transition signal indicates a phase transition on the input signal 11, the phase transition signal may, but need not be generated from the input signal 11. For example, the phase transition signal may be generated from a predecessor to the input signal 11. Similar to the modulation state signal 35 described above, the phase transition signal may have whatever width, shape, timing, or other characteristics as desired.
The modulation state indicator circuit 34 may have information on an amplitude of the modulation of the input signal 34. As described above, the amplitude of a modulated signal is related to a 180 degree phase shift. Thus, using the amplitude, the modulation circuit 34 may generate the phase transition signal.
In one example, a digital signal processor (DSP) may be controlling the modulation. The DSP may be generating the in-phase component I and the quadrature-phase component Q signals to generate the modulated signal. Since the DSP is generating such information, the DSP has information that can be used to generate the phase transition signal. The DSP is not limited to only this information, and may contain other information regarding the modulation. Thus, the DSP may generate the phase transition signal or any other modulation state transition signal 35.
As described above, when there is a 180 degree phase shift, the phase error signal 19 includes a corresponding 180 degree phase error. The amplitude limiting circuit 40 limits the amplitude of this signal to generate the adjusted phase error signal 15. As a result, even if there is a 180 degree phase shift on the input signal 11 or output signal 13, the effect of that 180 degree phase shift may be limited by the amplitude limiting circuit 40.
Any of a variety of circuits may be used for the amplitude limiting circuit 40. For example a pair of diodes may limit the amplitude of the phase error signal 19. Alternatively, an amplifier may include an output level control to limit the output swing. Any circuit that can limit, clip, or otherwise reduce the amplitude of a signal according to its amplitude may be used as an amplitude limiting circuit 40.
In general, any combination of the above described systems may be implemented in one or more circuits. Referring to
The controller 14 is configured to generate an adjusted phase error signal 15 on an output in response to a characteristic of a signal on at least one of the inputs to the phase comparator 16. In the circuit 17 of
Similarly, in the circuit 19 of
Although particular examples of circuits and characteristics have been described in reference to the drawings, other circuits and characteristics may be used. Any characteristic as described above in reference to the systems and circuits, and any variations of such characteristics may be used to adjust the phase error signal 19 in the controller 14.
In one example, the first signal and the second signal may be the input signal 11 and the output signal 13 described above, respectively. Alternatively the input signal 11 and the output signal 13 may be swapped. As described above, the amplitude of one of the signals may be measured. Thus an amplitude of the first signal is measured. In response the phase error signal may be scaled in response to the measured amplitude.
In another example, a state of modulation of the first signal may be determined. Then the phase error signal is adjusted in response to the state of the modulation.
In another embodiment, the method may include limiting an amplitude of the phase error signal. Thus, by limiting the phase error signal, the phase error signal is adjusted.
In another embodiment, digital techniques can be used to process some of the signals of a system described herein. Whether a signal is represented in an analog form or a digital form will not change the functionality or principles of operation of the phase error de-glitching system according to various embodiments. For instance, variable delay circuit 10 from
Although particular embodiments have been described, various combinations and modifications may be made and still be within the spirit and scope of the following claims.
This application claims priority under 35 U.S.C. 119(e) from co-pending U.S. Provisional Patent Application No. 60/764,947, entitled “RF Power Amplifier with Efficiency Improvement for High Peak to Average Modulation Types,” filed on Feb. 3, 2006; and this application is a continuation-in-part application of, and claims the benefit under 35 U.S.C. §120 from co-pending U.S. Non-provisional patent application Ser. No. 11/429,119 entitled “Power Amplifier Control Circuit,” filed on May 4, 2006, the subject matter of which is incorporated by reference herein in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
3900823 | Sokal et al. | Aug 1975 | A |
4262264 | Vandegraaf | Apr 1981 | A |
4420723 | de Jager | Dec 1983 | A |
4591800 | Opas | May 1986 | A |
4754260 | Nelson et al. | Jun 1988 | A |
5023937 | Opas | Jun 1991 | A |
5087829 | Ishibashi et al. | Feb 1992 | A |
5128629 | Trinh | Jul 1992 | A |
5142240 | Isota et al. | Aug 1992 | A |
5410276 | Hwang et al. | Apr 1995 | A |
5590408 | Weiland et al. | Dec 1996 | A |
5606285 | Wang et al. | Feb 1997 | A |
5675288 | Peyrotte et al. | Oct 1997 | A |
5732334 | Miyake | Mar 1998 | A |
5815531 | Dent | Sep 1998 | A |
5822442 | Agnew et al. | Oct 1998 | A |
5880633 | Leizerovich et al. | Mar 1999 | A |
5936464 | Grondahl | Aug 1999 | A |
5973556 | Su | Oct 1999 | A |
6002300 | Herbster et al. | Dec 1999 | A |
6031421 | McEwan | Feb 2000 | A |
6043707 | Budnik | Mar 2000 | A |
6133792 | Hansson | Oct 2000 | A |
6141541 | Midya et al. | Oct 2000 | A |
6166596 | Higashiyama et al. | Dec 2000 | A |
6166598 | Schlueter | Dec 2000 | A |
6175273 | Sigmon et al. | Jan 2001 | B1 |
6198347 | Sander et al. | Mar 2001 | B1 |
6208199 | Andersson | Mar 2001 | B1 |
6275685 | Wessel et al. | Aug 2001 | B1 |
RE37407 | Eisenberg et al. | Oct 2001 | E |
6300826 | Mathe et al. | Oct 2001 | B1 |
6353359 | Leizerovich | Mar 2002 | B1 |
6377784 | McCune | Apr 2002 | B2 |
6404823 | Grange et al. | Jun 2002 | B1 |
6437641 | Bar-David | Aug 2002 | B1 |
6438360 | Alberth, Jr. et al. | Aug 2002 | B1 |
6445249 | Khan et al. | Sep 2002 | B1 |
6472934 | Pehike | Oct 2002 | B1 |
6528975 | Sander | Mar 2003 | B2 |
6539072 | Donnelly et al. | Mar 2003 | B1 |
6583664 | Mathe et al. | Jun 2003 | B2 |
6633199 | Nielsen et al. | Oct 2003 | B2 |
6646501 | Wessel | Nov 2003 | B1 |
6661210 | Kimball et al. | Dec 2003 | B2 |
6734724 | Schell et al. | May 2004 | B1 |
6741127 | Sasho et al. | May 2004 | B2 |
6781452 | Cioffi et al. | Aug 2004 | B2 |
6825726 | French et al. | Nov 2004 | B2 |
6917244 | Rosneil et al. | Jul 2005 | B2 |
6924695 | Cioffi et al. | Aug 2005 | B2 |
6924700 | Taura et al. | Aug 2005 | B2 |
6924711 | Liu | Aug 2005 | B2 |
6928272 | Doi | Aug 2005 | B2 |
6968163 | Kuechler et al. | Nov 2005 | B2 |
7058373 | Grigore | Jun 2006 | B2 |
7068743 | Suzuki | Jun 2006 | B1 |
7109897 | Levesque | Sep 2006 | B1 |
7197286 | Ode et al. | Mar 2007 | B2 |
7250815 | Taylor et al. | Jul 2007 | B2 |
7359685 | Jafari et al. | Apr 2008 | B2 |
7440731 | Staudinger et al. | Oct 2008 | B2 |
7761065 | Drogi et al. | Jul 2010 | B2 |
20020053897 | Kajiwara et al. | May 2002 | A1 |
20020137481 | Chen et al. | Sep 2002 | A1 |
20020168949 | Johannisson et al. | Nov 2002 | A1 |
20020175764 | Matsuura et al. | Nov 2002 | A1 |
20030017840 | Katagishi et al. | Jan 2003 | A1 |
20030155978 | Pehlke | Aug 2003 | A1 |
20040071225 | Suzuki et al. | Apr 2004 | A1 |
20040162039 | Marque-Pucheu | Aug 2004 | A1 |
20040189378 | Suzuki et al. | Sep 2004 | A1 |
20040198257 | Takano et al. | Oct 2004 | A1 |
20040263254 | Tahara et al. | Dec 2004 | A1 |
20050046474 | Matsumoto et al. | Mar 2005 | A1 |
20050059362 | Kalajo et al. | Mar 2005 | A1 |
20050064830 | Grigore | Mar 2005 | A1 |
20050122163 | Chu | Jun 2005 | A1 |
20050156662 | Raghupathy et al. | Jul 2005 | A1 |
20050242880 | Dornokos et al. | Nov 2005 | A1 |
20060001483 | Cioffi et al. | Jan 2006 | A1 |
20060040625 | Saito et al. | Feb 2006 | A1 |
20060232332 | Braithwaite | Oct 2006 | A1 |
20070096806 | Sorrells et al. | May 2007 | A1 |
20070184791 | Vinayak et al. | Aug 2007 | A1 |
20070184792 | Drogi et al. | Aug 2007 | A1 |
20070184793 | Drogi et al. | Aug 2007 | A1 |
20070184794 | Drogi et al. | Aug 2007 | A1 |
20070184795 | Drogi et al. | Aug 2007 | A1 |
20070184796 | Drogi et al. | Aug 2007 | A1 |
20070247253 | Carey et al. | Oct 2007 | A1 |
Number | Date | Country |
---|---|---|
0473299 | Mar 1992 | EP |
1225690 | Jul 2002 | EP |
0812064 | Sep 2003 | EP |
04-192907 | Jul 1992 | JP |
06-164249 | Jun 1994 | JP |
8-204774 | Aug 1996 | JP |
2000-507751 | Jun 2000 | JP |
3207153 | Jul 2001 | JP |
2001-519612 | Oct 2001 | JP |
2005-117315 | Apr 2005 | JP |
WO 9534128 | Dec 1995 | WO |
WO 9728598 | Aug 1997 | WO |
WO 9918663 | Apr 1999 | WO |
WO 9959243 | Nov 1999 | WO |
WO 0016473 | Mar 2000 | WO |
WO 0165685 | Sep 2001 | WO |
WO 2005036739 | Apr 2005 | WO |
WO 2005041438 | May 2005 | WO |
WO 2005101678 | Oct 2005 | WO |
Number | Date | Country | |
---|---|---|---|
20070218848 A1 | Sep 2007 | US |
Number | Date | Country | |
---|---|---|---|
60764947 | Feb 2006 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11429119 | May 2006 | US |
Child | 11671423 | US |