1. Field of the Invention
The present invention relates to data clock recovery circuits, and in particular, to phase-frequency detectors for use in detecting a clock signal associated with an incoming data signal.
2. Related Art
Data signals transmitted over a high speed data link, such as a backplane or cable, are often processed by receiver circuits in which a clock signal must be recovered from the binary signal. Such data signals are often transmitted using the well known non-return-to-zero (NRZ) signal format.
Referring to
In accordance with the presently claimed invention, a phase-frequency detection system and method are provided for enhancing performance of the frequency detector in a phase-frequency detection system. Filtering of the frequency detector inputs makes operation of the frequency detector more robust in the presence of intersymbol interference within the incoming data signal and other non-ideal characteristics such as noise and crosstalk.
In accordance with one embodiment of the presently claimed invention, a phase-frequency detector for use in detecting a clock signal associated with an incoming data signal includes:
a data electrode to convey a binary data signal having a clock signal associated therewith;
a plurality of clock electrodes to convey a plurality of clock signals having a like plurality of mutually dissimilar clock signal phases;
phase detection circuitry coupled to the data electrode and the plurality of clock electrodes, and responsive to the binary data signal and the plurality of clock signals by providing first and second beat signals corresponding to first and second samples of one or more of the binary data signal and plurality of clock signals;
filter circuitry coupled to the phase detection circuitry and responsive to the first and second beat signals by providing corresponding first and second filtered signals; and
frequency detection circuitry coupled to the filter circuitry and responsive to the first and second filtered signals by providing a detection signal having a value indicative of a frequency difference between the binary data signal and at least one of the plurality of clock signals.
In accordance with another embodiment of the presently claimed invention, a phase-frequency detector for use in detecting a clock signal associated with an incoming data signal includes:
phase detector means for detecting a binary data signal having a clock signal associated therewith and a plurality of clock signals having a like plurality of mutually dissimilar clock signal phases to provide first and second beat signals corresponding to first and second samples of one or more of the binary data signal and plurality of clock signals;
filter means for filtering the first and second beat signals to provide corresponding first and second filtered signals; and
frequency detector means for detecting the first and second filtered signals to provide a detection signal having a value indicative of a frequency difference between the binary data signal and at least one of the plurality of clock signals.
In accordance with still another embodiment of the presently claimed invention, a method of phase-frequency detection for use in detecting a clock signal associated with an incoming data signal includes:
detecting a binary data signal having a clock signal associated therewith and a plurality of clock signals having a like plurality of mutually dissimilar clock signal phases to provide first and second beat signals corresponding to first and second samples of one or more of the binary data signal and plurality of clock signals;
filtering the first and second beat signals to provide corresponding first and second filtered signals; and
detecting the first and second filtered signals to provide a detection signal having a value indicative of a frequency difference between the binary data signal and at least one of the plurality of clock signals.
The following detailed description is of example embodiments of the presently claimed invention with references to the accompanying drawings. Such description is intended to be illustrative and not limiting with respect to the scope of the present invention. Such embodiments are described in sufficient detail to enable one of ordinary skill in the art to practice the subject invention, and it will be understood that other embodiments may be practiced with some variations without departing from the spirit or scope of the subject invention.
Throughout the present disclosure, absent a clear indication to the contrary from the context, it will be understood that individual circuit elements as described may be singular or plural in number. For example, the terms “circuit” and “circuitry” may include either a single component or a plurality of components, which are either active and/or passive and are connected or otherwise coupled together (e.g., as one or more integrated circuit chips) to provide the described function. Additionally, the term “signal” may refer to one or more currents, one or more voltages, or a data signal. Within the drawings, like or related elements will have like or related alpha, numeric or alphanumeric designators. Further, while the present invention has been discussed in the context of implementations using discrete electronic circuitry (preferably in the form of one or more integrated circuit chips), the functions of any part of such circuitry may alternatively be implemented using one or more appropriately programmed processors, depending upon the signal frequencies or data rates to be processed.
Referring to
The phase detection signals 33a, 33b are beat signals. These beat signals 33a, 33b have frequencies equal to the frequency differences between the incoming data signal 11 and respective clock signals 21a, 21b. However, as a practical matter, these signals 33a, 33b are not ideal beat signals due to jitter induced by intersymbol interference within the input data signal or non-ideal circuit operations due to inherent non-ideal characteristics of the circuit devices within the phase detector circuits 32a, 32b. This jitter causes the outputs 33a, 33b of the phase detectors 32a, 32b to have “glitches” as a result of erroneous phase detection. For example, as the edge of the data signal approaches the edge of the clock signal in a binary phase detector, the phase detector output signal transitions between states (i.e., early and late states). However, because of the jittery nature of the edge of the data signal (due to noise and channel intersymbol interference), the phase detector signal includes glitches, e.g., although the average edge of the signal may be late, the data jitter causes the phase detector to detect the data as being early. This, in turn, causes erroneous frequency detection by the frequency detector 34 which needs to use both beat signals 33a, 33b to determine the polarity of the frequency difference between the incoming data signal 11 and clock signals 21a, 21b.
Referring to
One form of nonlinear filtering that can be used is often referred to as “majority vote” in which the outputs 133a, 133b of the phase detectors 132a, 132b are stored in memories which retain data about a selected number of prior phase detections (i.e., early or late detections). For example, if the stored data indicates that four of the previous five phase detections were late, then the phase detector output will be late too. In other words, the linear lowpass filters 136a, 136b could be replaced by circuitry performing a moving “majority vote” operation. It will be understood that a combination of linear and nonlinear (e.g., “majority vote”) filtering operations could be used to remove the glitches from the phase detector signals.
Various other modifications and alternations in the structure and method of operation of this invention will be apparent to those skilled in the art without departing from the scope and the spirit of the invention. Although the invention has been described in connection with specific preferred embodiments, it should be understood that the invention as claimed should not be unduly limited to such specific embodiments. It is intended that the following claims define the scope of the present invention and that structures and methods within the scope of these claims and their equivalents be covered thereby.