Claims
- 1. A frequency synthesizer, comprising:
a phase detector; a charge pump coupled to an output of said phase detector; a low pass filter coupled to an output of said charge pump; a voltage controlled oscillator (“VCO”) coupled to an output of said low pass filter; and a feedback path coupled between an output of said VCO and said phase detector, wherein said feedback path includes a phase rotator capable of fine tuning an output frequency of said VCO responsive to a frequency of an input clock.
- 2. The frequency synthesizer of claim 1, wherein said feedback path further comprises an accumulator coupled to said phase rotator, wherein said accumulator supplies said input clock to said phase rotator.
- 3. The frequency synthesizer of claim 2, wherein said phase rotator finely tunes said VCO output frequency upon application of said input clock.
- 4. The frequency synthesizer of claim 2, wherein said accumulator receives a frequency control word signal and said VCO output frequency.
- 5. The frequency synthesizer of claim 2, wherein said accumulator receives a frequency control word signal and an external clock frequency.
- 6. The frequency synthesizer of claim 4, wherein a frequency of said input clock determines a rotation speed of said phase rotator.
- 7. The frequency synthesizer of claim 1, wherein said VCO output includes a plurality of taps producing a plurality of VCO output phases.
- 8. The frequency synthesizer of claim 7, wherein said phase rotator includes:
means for weighting said plurality of VCO output phases over time responsive to said input clock; and means for combining said weighted VCO output phases to produce an output phase of said phase rotator, said output phase rotating responsive to a frequency of said input clock.
- 9. The frequency synthesizer of claim 7, wherein said phase rotator includes:
a plurality of differential amplifiers receiving said plurality of VCO output phases; a differential output that combines respective outputs of said differential amplifiers; a plurality of digital-to-analog converters (DACs) arranged in groups, each group of DACs supplying bias current to a corresponding differential amplifier; a shift register that receives said input clock having a plurality of outputs that switch said plurality of digital-to-analog converters (DACs) responsive to said input clock.
- 10. The frequency synthesizer of claim 9, wherein a frequency of said input clock determines a switching speed of said DACs, and thereby a rotation speed of a phase of said differential output.
- 11. The frequency synthesizer of claim 9, wherein each of said DACs includes a current source that is series-connected with a switch, said switch controlled by a respective output of said shift register.
- 12. The frequency synthesizer of claim 9, wherein said output frequency of said VCO is determined according to the following equation:
- 13. The frequency synthesizer of claim 9, wherein said feedback path further comprises an accumulator coupled to said phase rotator, wherein said accumulator supplies said input clock to said phase rotator, and wherein said output frequency of said VCO is determined according to the following equation:
- 14. A method of frequency tuning a frequency synthesizer having a phase lock loop including a phase detector, a voltage controlled oscillator (“VCO”), and a feedback path between an output of the VCO and the phase detector, comprising the steps of:
receiving an input reference signal having a reference phase and frequency; generating a VCO output signal based on the input reference signal; feeding the VCO output signal through the feedback path to the phase detector; and phase rotating the VCO output signal in the feedback path at a constant rate to perform fine frequency tuning the VCO output signal.
- 15. The method of claim 14, further comprising the step of adjusting a divider ratio of a frequency divider in the feedback path to perform coarse frequency tuning.
- 16. The method of claim 14, further comprising the step of adjusting the reference signal frequency to perform coarse frequency tuning.
- 17. The method of claim 14, further comprising the steps of determining a rotation speed of the phase rotator based on a frequency of the VCO output signal and a desired frequency for the VCO.
- 18. The method of claim 14, adjusting said constant rate of phase rotation to cause a frequency shift in the VCO output signal.
- 19. The method of claim 14, wherein said VCO output signal is taken from a plurality of taps producing a plurality of VCO output phases.
- 20. The method of claim 14, wherein said VCO output signal includes a plurality VCO output phases, wherein said step of phase rotating includes the steps:
weighting the plurality of VCO output phases over time responsive to a input clock; and combining the weighted VCO outputs to produce an output phase, wherein the output phase rotating responsive to a frequency of the input clock.
- 21. A frequency synthesizer, comprising:
a phase detector; a charge pump coupled to an output of said phase detector; a low pass filter coupled to an output of said charge pump; a voltage controlled oscillator (“VCO”) coupled to an output of said low pass filter; and a feedback path coupled between an output of said VCO and said phase detector, wherein said feedback path includes
a phase rotator that fine tunes an output frequency of said VCO output responsive to a frequency of an input clock, and a frequency divider that coarse tunes said output frequency of said VCO by adjusting a divider ratio of said frequency divider.
- 22. The frequency synthesizer of claim 21, wherein said phase rotator adjusts a rotation speed of said VCO output according to said frequency of said input clock.
- 23. The phase lock loop frequency synthesizer of claim 21, wherein said VCO output includes a plurality of taps producing a plurality of VCO output phases.
- 24. The phase lock loop frequency synthesizer of claim 23, wherein said phase rotator includes:
a plurality of differential amplifiers receiving said plurality of VCO output phases; a differential output that combines respective outputs of said differential amplifiers; a plurality of digital-to-analog converters (DACs) arranged in groups, each group of DACs supplying bias current to a corresponding differential amplifier; a shift register that receives said input clock having a plurality of outputs that switch said plurality of digital-to-analog converters (DACs) responsive to said input clock.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority to U.S. Provisional Patent Application No. 60/360,175, filed Mar. 1, 2002, which is incorporated by reference herein in its entirety.
[0002] This application is a continuation-in-part of U.S. patent application Ser. No. 10/131,033, filed Apr. 25, 2002, which claims priority to U.S. Provisional Patent Application No. 60/368,557, filed Apr. 1, 2002, whereby both applications are incorporated by reference herein in their entireties.
[0003] This application is a continuation-in-part of U.S. patent application Ser. No. 10/131,034, filed Apr. 25, 2002, which claims priority to U.S. Provisional Application No. 60/368,557, filed Apr. 1, 2002, whereby both applications are incorporated by reference herein in their entireties.
Provisional Applications (3)
|
Number |
Date |
Country |
|
60360175 |
Mar 2002 |
US |
|
60368557 |
Apr 2002 |
US |
|
60368557 |
Apr 2002 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
10131033 |
Apr 2002 |
US |
Child |
10284341 |
Oct 2002 |
US |
Parent |
10131034 |
Apr 2002 |
US |
Child |
10284341 |
Oct 2002 |
US |