This application claims priority to Taiwan Application Serial Number, 105126416, filed Aug. 18, 2016, which is herein incorporated by reference.
The present disclosure relates to an integrated circuit. More particularly, the present disclosure relates to a correction circuit for a phase interpolator.
Phase interpolators are commonly utilized in communication systems for synchronizing operational signals in the communication systems. With growing demands, which include, for example, higher speed, for communication systems, requirements for accuracy and a speed of the phase interpolators become higher. In current approaches, the driving abilities for a rising current and a falling current in the phase interpolators cannot be consistent with each other. As such, the accuracy of the phase interpolators cannot be improved.
Referring to
The input stage generates a signal I1 and a signal I2 according to a group of input signals (AIP, AIPB) and a group of input signals (AIN, AINB). In this embodiment, the input stage 110 includes differential pairs 112 and 114. The differential pair 112 includes transistors M1 and M2. The transistor M1 and the transistor M2 are configured to generate the signal I1 at a node N1 according to the input signal AIP and the signal AIPB, respectively. As shown in
Furthermore, the differential pair 114 includes transistors M3 and M4. A first terminal of the transistor M3 is coupled to the node N3, a second terminal of the transistor M3 is coupled to the node N2, and a control terminal of the transistor M3 receives the input signal AIN. A first terminal of the transistor M4 is couple to the node N4, a second terminal of the transistor M4 is coupled to the node N2, and a control terminal of the transistor M4 receives the input signal AINB. With the above arrangements, the differential pair 112 and the differential pair 144 can generate different values of the signals I1 and I2 according to the corresponding input signals AIP, AIPB, AIN, and AINB. As a result, the output stage 140 can generate output signals VOUTP and VOUN that have corresponding phases based on different values of the signals I1 and I2.
The switching circuit 120 is configured to be selectively turned on or turned off according to control signals (not shown), in order to transmit the signals I1 and I2 to at least corresponding one of the current source circuits 130-1-130-N. In this embodiment, the current source circuits 130-1-130-N can be implemented with current mirror circuits, but the present disclosure is not limited thereto.
The switching circuit 120 includes groups of switches SW1-SWN. Taking the groups of switches SW1 as an example, the group of switches SW1 includes a switch S11 and a switch S12. A first terminal of the switch S11 is coupled to the node N1, a second terminal of the switch S11 is coupled to the current source circuit 130-1, and a control terminal of the switch S11 is configured to receive a first control signal (not shown). A first terminal of the switch S12 is coupled to the node N2, a second terminal of the switch S12 is coupled to the current source circuit 130-1, and a control terminal of the switch S12 is configured to receive a second control signal (not shown). Arrangements between the rest groups of switches SW2-SWN and the current source circuits 130-2-130-N are the same as the arrangement of the group of switches SW1 and the current source circuit 130-1, and thus the repetitious descriptions are not given herein.
Internal switches (e.g., switches S11-S12) of the groups of switches SW1-SWN can be turned on or turned off via control signals. With such the arrangements, the signals I1 and I2 can be transmitted to at least one corresponding one of the current source circuits 130-1-130-N via the turn-on switch in the groups of switches SW1-SWN. In this embodiment, the values of the signals I1 and I2 can be controlled by the internal switches of the groups of switches SW1-SWN. Taking the group of switches SW1 as an example, the current source circuit 130-1 pulls corresponding currents from the node N1 and the node N2 based on the turn-on statuses of the switches S11 and S12. As the nodes N1 and N2 are coupled to at least corresponding one of the groups of the switches SW1-SWN, the values of the signals I1 and I2 are adjusted to different values according to the corresponding currents. Effectively, by determining the turn-on statuses of the switches in the groups of switches SW1-SWN, a conducting path is formed between the current source circuits 130-1-130-N and the node N1/N2. Accordingly, the values of the signals I1 and I2 are adjusted. As a result, the phase interpolator 100 can generate the output signals VOUTP and VOUTN that have different phases according to the signals I1 and I2.
The output stage 140 provides at least one active load to generate the output signals VOUTP and VOUTN according to the signals I1 and I2. In the example of
A first terminal of the transistor M9 is coupled to the node NN, a second terminal of the transistor M9 is coupled to ground, and a control terminal of the transistor M9 is coupled to a control terminal of the transistor M13. A first terminal of the transistor M10 is coupled to the node NP, a second terminal of the transistor M10 is coupled to ground, and a control terminal of the transistor M10 is coupled to a control terminal of the transistor M14.
A first terminal of the transistor M11 receives the voltage VDD, a second terminal of the transistor M11 is coupled to a first terminal of the transistor M13, and a control terminal of the transistor M11 is coupled to the node N3. A first terminal of the transistor M12 receives the voltage VDD, a second terminal of the transistor M12 is coupled to a first terminal of the transistor M14, and a control terminal of the transistor M12 is coupled to the node N4. A second terminal of the transistor M13 is coupled to ground, and a control terminal of the transistor M13 is coupled to the first terminal of the transistor M13. A second terminal of the transistor M14 is coupled to ground, and a control terminal of the transistor M14 is coupled to the first terminal of the transistor M14.
With such the arrangement, when the input stage 110 generates the signals I1-I2 according to the input signals AIP, AIPB, AIN, and AINB, the transistors M5 and M6 thus mirror the corresponding currents to the switches M7 and M8, in order to generate the output signals VOUTP and VOUTN. Moreover, as shown in
In this embodiment, the phase interpolator 100 further includes a correction circuit 150. The correction circuit 150 provides and stabilizes a common mode voltage of the output signal VOUTP according to the output signal VOUTP, and provides and stabilizes a common mode voltage of the output signal VOUTN according to the output signal VOUTN. With the correction circuit 150, the common mode voltages of the output signals VOUTN and VOUTP can be corrected to a stabilized voltage level. As a result, the accuracy of both of the output signals VOUTN and VOUTP, which are generated from an interpolation of the phase interpolator 100, can be improved.
Referring to
Similarly, the amplifier 202 generates a common mode voltage of the output signal VOUTN according to the output signal VOUTN. For example, a positive input terminal of the amplifier 202 receives the predetermined voltage VCM, and a negative terminal of the amplifier 202 is coupled to the node NN to receive the output signal VOUTN. An output terminal of the amplifier 202 generates the common mode voltage of the output signal VOUTN. With such an arrangement, the amplifier 202 can output a voltage that is substantially the same as the predetermined voltage VCM according to the output signal VOUTN and the predetermined voltage VCM, and configure it as the common mode voltage of the output signal VOUTN. Effectively, the amplifiers 201 and 202 are arranged as a negative feedback circuit of the output stage 140, in order to converge levels of the two nodes (i.e., nodes NN and NP) of the output stage 140 toward to the predetermined voltage VCM.
Referring to
Similarly, the capacitor C2 filters a DC-component of the output signal VOUTN to output an AC signal IA2. The resistor R2 generates a DC voltage (not shown) according to the AC signal IA2, and provides the common mode voltage of the output signal VOUTN. The buffer B2 generates the output signal VO3 based on the AC signal IA2. The buffering output circuit 203 generates the output signal VO4 based on the common mode voltage generated from the resistor R2 and the output signal VO3. In this embodiment, the resistance values of the resistor R1-R2 can be determined according to gain and bandwidth. An expected common mode voltage value is determined by resistor self-bias definition. In this embodiment, the buffering output circuit 203 can be implemented by buffers and/or latches.
Reference is made to
Compared with
In the example of
Furthermore, the amplifier 321 generates the bias voltage VB1 according to a voltage level of the second terminal of the transistor M15 and a reference voltage VREF. The amplifier 322 generates the bias voltage VB2 according to a voltage level of the second terminal of the transistor M16 and the reference voltage VREF.
With such the arrangement, the amplifier 321 is configured as a negative feedback circuit for the transistor M15, in order to stable the voltage variation across two terminals of the transistor M15. Effectively, the output impedances of the current source circuits 130-1-130-N are increased, such that the operations of the current source circuits 130-1-130-N can be more stable, and the accuracy of the current of those circuits are also improved. Similarly, the amplifier 322 is also configured to as a negative feedback circuit for the transistor M16. The operations of the amplifier 322 are similar with the operations of the amplifier 321, and thus the repetitious descriptions are not given here.
Reference is made to
Compared with
In this embodiment, capacitors CB1 and CB2 are configured as capacitors, which have a filtering function and a voltage stabilization function, of an interpolative filtering circuit. As shown in
In various embodiments, the capacitors CB1 and CB2 can be selectively employed according to practical requirements.
The correction circuit 150, the regulation circuit 320, and the output stage 140 in various embodiments above can be selectively employed in the phase interpolator 100 according to practical applications. For example, when the accuracy of a signal outputted from the phase interpolator 100 is critical, all of the correction circuit 150, the regulation circuit 320, and the output stage 140 can be employed. Alternatively, when the requirement of the accuracy of a signal outputted from the phase interpolator 100 is relatively lower, only one of the correction circuit 150, the regulation circuit 320, and the output stage 140 can be employed. Therefore, various phase interpolators that employs at least one of the correction circuit 150, the regulation circuit 320, and the output stage 140 in the embodiments above are also within the contemplated scope of the present disclosure.
As discussed above, the phase interpolator provided in the present disclosure can employ correction mechanisms to improve an accuracy of the phase interpolator, in order to obtain an output signal having a high accuracy.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present disclosure without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the present disclosure cover modifications and variations of this disclosure provided they fall within the scope of the following claims.
Number | Date | Country | Kind |
---|---|---|---|
105126416 | Aug 2016 | TW | national |