Claims
- 1. In a phase lock loop in a communication system receiver for maintaining synchronization of the local oscillator of the receiver with the oscillator of a transmitter in response to the receipt of a communication signal by the receiver from the transmitter, where said phase lock loop produces a phase error signal responsive to the difference between the phase of the received communication signal with the phase of a reference signal produced by said local oscillator and automatically adjusts the phase of the reference signal responsive to the phase error signal, the improvement of only adjusting the phase of the reference signal responsive to a determination that the phase error is less than a predetermined threshold value.
- 2. The phase lock loop of claim 1 wherein the determination that the phase error is less than the predetermined threshold value is accomplished by comparing the output of a quick decision circuit with the output of a Viterbi decoder.
- 3. In a communication system comprising a transmitter and a receiver for the transmission of a communication signal comprising a carrier signal and a coded data signal, wherein said receiver includes a mixer for producing the carrier signal by mixing the communication signal with a signal representative of the coded data signal, the improvement of
decoding the received communication signal with a Viterbi decoder to thereby produce a data signal without angle information, generating a reconstituted data signal from a look up table responsive to said data signal wherein said reconstituted data signal includes the angle information removed by said Viterbi decoder, delaying said received signal by an amount of time substantially equal to the delay inherent in the Viterbi decoder, and combining said reconstituted data signal with said delayed received signal to thereby produce the carrier signal.
- 4. In a communication system comprising a transmitter and a receiver for the transmission of a communication signal comprising a carrier signal and a coded data signal, wherein said receiver includes a phase lock loop comprising a phase detector for producing a phase error signal responsive to the difference in phase between the carrier signal and a reference signal, a voltage controlled oscillator for producing the reference signal, and a low pass filter for producing a control signal responsive to said phase error signal, wherein said voltage controlled oscillator adjusts the frequency of the reference signal in response to the control signal, the improvement wherein an outlier rejection filter is used to prevent the phase error signal from being input to the low pass filter in the event the outlier rejection filter determines the communication signal is an outlier.
- 5. The communication system of claim 4 including a synchronization loss detector for preventing the phase error signal from being input to the low pass filter in the event of a loss of synchronization between the transmitter and the receiver.
- 6. The communication system of claim 5 wherein the phase error signal is prevented from being input to the low pass filter by the synchronization loss detector for a predetermined time interval after the time the synchronization loss detector determines that there is a loss in synchronization.
- 7. The communication system of claim 5 wherein the synchronization loss detector determines a loss in synchronization as a function of at least one of the signal parameters selected from the group consisting of signal strength, carrier-to-interference ratio, and signal-to-noise ratio.
- 8. The communication system of claim 7 wherein the phase error signal is prevented from being input to the low pass filter by the synchronization loss detector for a predetermined time interval after the time the synchronization loss detector determines that there is a loss in synchronization.
- 9. The communication system of claim 4 wherein the determination that the communication signal is an outlier is determined by comparing the output of a quick decision circuit with the output of a Viterbi decoder.
- 10. The method of reducing noise in a fast acquisition, phase lock loop having a reference oscillator, mixer and filter comprising the steps of:
(a) detecting the existence of phase lock using a Viterbi decoder; (b) increasing the bandwidth of the filter in the absence of a detected phase lock to thereby increase the speed of acquisition of phase lock; and (c) decreasing the bandwidth of the filter in the presence of a detected phase lock to thereby reduce noise in the output signal from the phase lock loop.
- 11. A method of maintaining phase lock between a transmitter and a receiver including a phase lock loop having a dynamic bandwidth filter, whereby plural symbols which are representative of an encoded data signal are sent by the transmitter and received by the receiver, comprising the steps of:
(a) decoding a one of said symbols at the receiver using a first decoding method to produce a first data signal; (b) decoding said one of said symbols at the receiver using a second decoding method to produce a second data signal; (c) comparing the first data signal with the second data signal at the receiver; (d) updating said filter if the comparison of the first data signal and the second data signal satisfies a predetermined criteria; and (e) refraining from updating said filter if the comparison of the first data signal and the second data signal fails to satisfy the predetermined criteria.
- 12. The method of maintaining phase lock of claim 11 wherein the first decoding method comprises a quick decision circuit.
- 13. The method of maintaining phase lock of claim 12 wherein the quick decision method comprises measuring the minimum Euclidean distance for said one symbol without decoding said symbol.
- 14. The method of maintaining phase lock of claim 13 wherein the second decoding method comprises a Viterbi decoder.
- 15. The method of maintaining phase lock of claim 14 wherein said Viterbi decoder decodes plural symbols by measuring the minimum Euclidean distance for said plural symbols.
- 16. The method of maintaining phase lock of claim 11 wherein the second decoding method comprises a Viterbi decoder.
- 17. The method of maintaining phase lock of claim 16 wherein said Viterbi decoder decodes plural symbols by measuring the minimum Euclidean distance for said plural symbols.
- 18. The method of maintaining phase lock of claim 11 wherein the dynamic bandwidth filter is a dynamic bandwidth proportional-integral filter.
- 19. A method of maintaining phase lock between a transmitter and a receiver including a phase lock loop having a dynamic bandwidth filter, whereby plural symbols each of which are representative of a two bit encoded data signal are sent by the transmitter and received by the receiver, comprising the steps of:
(a) decoding said plural symbols using a Viterbi decoder to produce a decoded data signal at the receiver; and (b) updating said filter if the decoded data signal satisfies a predetermined criteria.
- 20. The method of maintaining phase lock of claim 19 including the additional step of refraining from updating said filter if the decoded data signal fails to satisfy the predetermined criteria.
- 21. The method of maintaining phase lock of claim 20 wherein the Viterbi decoder decodes plural symbols by measuring the minimum Euclidean distance for said plural symbols.
- 22. The method of maintaining phase lock of claim 21 wherein the Viterbi decoder must be capable of returning both original bits that were encoded.
- 23. The method of maintaining phase lock of claim 19 wherein the dynamic bandwidth filter is a dynamic bandwidth proportional-integral filter.
- 24. A method of maintaining synchronization between a transmitter and a receiver including a phase lock loop having a filter, whereby plural symbols which are representative of an encoded data signal are sent by the transmitter and received by the receiver, comprising the steps of:
(a) testing each of said plural symbols at the receiver against a predetermined criteria; and (b) modifying the filter only if said test is satisfactory.
- 25. The method of maintaining synchronization of claim 24 wherein said plural symbols at the receiver are tested against multiple criteria.
- 26. The method of maintaining synchronization of claim 24 wherein said predetermined criteria is a comparison of the output of a quick decision circuit and a Viterbi decoder.
- 27. The method of maintaining synchronization of claim 24 wherein said predetermined criteria is the amplitude of the received symbol.
- 28. The method of maintaining synchronization of claim 24 wherein said predetermined criteria is derived from an impulse detector.
- 29. The method of maintaining phase lock of a receiver with a transmitter in a communication system wherein the receiver receives a communication signal comprising a carrier signal and an encoded data signal from the transmitter, comprising the steps of:
(a) decoding the received communication signal with a Viterbi decoder with trace back to thereby produce a first data signal; (b) providing a look up table for producing a second data signal responsive to the first data signal; (c) delaying the received communication signal by an amount of time substantially equal to the trace back delay in the Viterbi decoder to thereby produce a delayed signal; (d) extracting the encoded data from the delayed signal thereby producing a third data signal; (e) mixing the second data signal with the delayed signal to thereby remove the encoded data signal and provide the carrier signal; (f) comparing the phase of the carrier signal with the phase of a reference signal to thereby produce a phase error signal responsive to the difference in phase between the carrier signal and the reference signal; (g) comparing the first data signal with the third data signal to thereby produce a control signal if the comparison of the first and third data signals satisfies a predetermined criteria; (h) selectively applying the phase error signal to a feedback loop, responsive to the presence or absence of said control signal, to thereby maintain phase lock of the receiver with the transmitter.
- 30. The method of claim 29 wherein the predetermined criteria is a function of the similarity between the first and third data signals.
- 31. The method of claim 30 wherein the predetermined criteria is a function of the similarity between the most significant bits of the first and third data signals.
- 32. The method of claim 29 wherein the communication system is operating in a poor signal to noise ratio environment.
- 33. The method of claim 29 further comprising the step of selectively applying the phase error signal to a wideband filter in the feedback loop.
- 34. The method of claim 33 where said phase error signal increases the bandwidth of the filter in the absence of a detected phase lock to thereby increase the speed of acquisition of phase lock.
- 35. The method of claim 29 where the encoded data is extracted from the delayed signal in step (d) by a quick decision circuit.
- 36. A phase lock loop for maintaining synchronization of a receiver with a transmitter in a communication system wherein the receiver receives a communication signal comprising a carrier signal and an encoded data signal from the transmitter, comprising:
a first mixer for combining the received communication signal with a noise cancellation signal to thereby produce a reduced noise signal; a Viterbi decoder with trace back for producing a first data signal from the reduced noise signal; a look up table adapted to receive the first data signal and produce a second data signal responsive to the first data signal; a delay circuit for delaying the reduced noise signal by an amount of time substantially equal to the trace back delay in the Viterbi decoder to thereby produce a delayed signal; a first logic circuit for producing a third data signal from the delayed signal; a second mixer for combining the second data signal with the delayed signal to thereby remove the encoded data signal and provide the carrier signal; a phase detector for comparing the phase of the carrier signal with the phase of a reference signal to thereby produce a phase error signal responsive to the difference in phase between the carrier signal and the reference signal; a second logic circuit for comparing the first data signal with the third data signal to thereby produce a control signal if the comparison of the first and third data signals satisfies a predetermined criteria; a switching circuit for selectively applying the phase error signal to a filter, said switching circuit responsive to the presence or absence of said control signal; a filter for producing either a frequency offset signal responsive to the phase error signal or no signal in the absence of the phase error signal; and a narrowband numerically controlled oscillator for producing said noise cancellation signal in response to the frequency offset signal, to thereby maintain synchronization of the receiver with the transmitter.
- 37. The phase lock loop of claim 36 wherein the filter is a dynamic bandwidth proportional-integral filter.
- 38. The phase lock loop of claim 36 wherein the communication system is operating in a poor signal to noise ratio environment.
- 39. The phase lock loop of claim 36 wherein the predetermined criteria is a function of the similarity between the first and third data signals.
- 40. The phase lock loop of claim 39 wherein the predetermined criteria is a function of the similarity between the most significant bits of the first and third data signals.
- 41. The phase lock loop of claim 36 wherein the first logic circuit is a quick decision circuit.
- 42. The phase lock loop of claim 36 wherein the second logic circuit is a comparator.
RELATED APPLICATIONS
[0001] The present application is related to co-pending and commonly assigned U.S. patent application Ser. No. ______ entitled “ARQ COMBINING HOLDOFF SYSTEM AND METHOD”, filed Mar. 18, 2002 the disclosure of which is hereby incorporated herein by reference.